

- Up to 4 GS/s 12-bit A/D conversion
- 6.8 GB/s PCIe Gen3 (8-lane) interface
- 2 channel operation at 2 GS/s
- FPGA based FFT processing
- Variable frequency external clocking
- Continuous streaming mode
- ±400mV fixed input range
- Optional 1.9 GHz wideband upgrade
- AlazarDSO oscilloscope software
- Software Development Kit supports C/C++, C#, Python, MATLAB®, LabVIEW®
- Support for Windows & Linux



| Product | Bus              | Operating<br>System | Channels | Sampling<br>Rate               | Bandwidth | Memory Per<br>Channel   | Resolution |
|---------|------------------|---------------------|----------|--------------------------------|-----------|-------------------------|------------|
| ATS9373 | PCIe x8<br>Gen 3 | Windows<br>Linux    |          | 4 GS/s - 1 ch<br>2 GS/s - 2 ch |           | 4/2 Giga-<br>Samples in | 12 bits    |
|         |                  | 32bit/64 bit        |          |                                | 1.9 GHz   | single/dual ch.         |            |

#### Overview

ATS9373 is an 8-lane PCI Express Gen 3 (PCIe x8), single or dual-channel, high speed, 12 bit, 4 GS/s or 2GS/s waveform digitizer card capable of acquiring data into its on-board 8GB memory or streaming acquired data to PC memory at rates up to 6.8 GB/s.

It is also possible to do FPGA-based FFT on acquired data. This is useful for Optical Coherence Tomography (OCT) related applications.

There are two A/D converters on the ATS9373 board, each running at 2 GS/s. ATS9373 uses interleaved sampling (DES mode) to achieve 4 GS/s sampling.

Optional variable frequency external clock allows operation from 2 GHz down to 500 MHz when using DES mode and from 2 GHz down to 300 MHz when operating in non-DES mode, making ATS9373 an ideal waveform digitizer for many applications.

Users can capture data from one trigger or a burst of triggers. Users can also stream very large datasets continuously to PC memory or hard disk.

ATS9373 is supplied with AlazarDSO software for Windows and AlazarFrontPanel for Linux that let the user start data acquisition immediately, without having to go through a software development process.

Users who need to integrate the ATS9373 in their own program can purchase a software development kit, ATS-SDK, for C/C++, C#, Python, MATLAB®, LabVIEW® for both Windows and Linux operating systems.

All of this advanced functionality is packaged in a low power, half-length PCI Express Gen 3 card.

# **Applications**

Optical Coherence Tomography (OCT)
Ultrasonic & Eddy Current NDT/NDE
RF Signal Recording & Analysis
Terabyte Storage Oscilloscope
High Resolution Oscilloscope
Spectroscopy

**Multi-Channel Transient Recording** 





# **PCI Express Gen 3 Bus Interface**

ATS9373 interfaces to the host computer using an 8-lane PCI Express bus. Each lane operates at 8.0 Gbps (Gen 3).

According to PCIe specification, an 8-lane board can be plugged into any 8-lane or 16-lane slot, but not into a 4-lane or 1-lane slot. As such, ATS9373 requires at least one free 8-lane or 16-lane slot on the motherboard.

ATS9373 is fully compatible with motherboards of all generations of PCI Express (Gen 1, Gen 2 or Gen 3). At run-time, ATS9373 and the motherboard negotiate the appropriate link speed and width.

The physical and logical PCIe Gen3 x8 interface is provided by an on-board FPGA, which also integrates acquisition control functions, memory management functions, acquisition datapath and DSP logic. This very high degree of integration maximizes product reliability.

AlazarTech's 6.8 GB/s benchmark was done on an Asus X99 Deluxe motherboard.

Users must always be wary of throughput specifications from manufacturers of waveform digitizers. Some unscrupulous manufacturers tend to specify the raw, burst-mode throughput of the bus. AlazarTech, on the other hand, specifies the benchmarked sustained throughput. To achieve such high throughput, a great deal of proprietary memory management logic and kernel mode drivers have been designed.

# **Analog Input**

An ATS9373 features two analog input channels. Each channel has up to 1.0 GHz of full power analog input bandwidth.

Customers can also order a wideband upgrade, which increases the bandwidth to 1.9 GHz in non-DES mode and 1.7 GHz in DES mode.

Input voltage range is fixed at ±400mV.

It must be noted that input impedance of both channels is fixed at  $50\Omega$ . Input coupling is fixed to DC.

# **Acquisition System**

ATS9373 PCI Express digitizers use state of the art dual 2 GS/s, 12-bit ADCs to digitize the input signals. The two ADCs can be used in dual edge sampling (DES) mode to achieve 4 GS/s sample rate.

If used in dual-channel mode, the two channels are guaranteed to be simultaneous, as the two ADCs use a common clock.

An acquisition can consist of multiple records, with each record being captured as a result of one trigger event. A record can contain both pre-trigger and post-trigger

data. Up to 8064 pre-trigger points can be captured in single channel mode and 3968 in dual-channel mode. ATS9373 can capture an infinite number of triggers. In between the multiple triggers being captured, the acquisition system is re-armed by the hardware within 256 sampling clock cycles.



This mode of capture, sometimes referred to as Multiple Record, is very useful for capturing data in applications with a very rapid or unpredictable trigger rate. Examples of such applications include medical imaging, ultrasonic testing, OCT and NMR spectroscopy.

#### **On-Board Acquisition Memory**

ATS9373 features two DDR3 SODIMM sockets that can each be populated with a 4 GB SODIMM, for a total on-board memory of 8 GB (4 Gigasamples).

This on-board memory is used as a very deep FIFO to temporarily store acquired ADC data before transferring it to motherboard memory using proprietary DMA engines. This on-board buffer allows loss-less data transfer even if the computer is temporarily interrupted by other tasks.

# **Maximum Sustained Transfer Rate**

PCI Express support on different motherboards may vary, resulting in non-optimal data transfer rates. The reasons behind these differences are complex and varied and will not be discussed here.

ATS9373 users can quickly determine the maximum sustained transfer rate for their motherboard by inserting their card in a PCIe slot and running the bus benchmarking tool provided in AlazarDSO for Windows or AlazarFrontpanel for Linux software.

# **Recommended Motherboards or PCs**

Many different types of motherboards and PCs have been benchmarked by AlazarTech. The ones that have produced the best throughput results (6.8 GB/s) have been ASUS X99 Deluxe, HP Z440, Z840.

AlazarTech recommends that customers not use SandyBridge CPUs with ATS9373.



# **FPGA Based Digital Signal Processing**

In addition to providing the bus interface and managing the acquisition engine, ATS9373's on-board FPGA is also used for digital signal processing, such as Fast Fourier Transforms.



#### ATS9373 FPGA

ATS9373 is available in two models: ATS9373-A3 (Order number ATS9373-001) features a large Stratix V FPGA 5SGXMA3K3F40C3N, whereas ATS9373-D6 (Order number ATS9373-002) features an even larger and more DSP rich FPGA 5SGSMD6K3F40C3N.

# **FPGA Based FFT Processing**

It is now possible to do real time FFT signal processing using the on-board FPGA. Note that only one input can be processed.



Up to 4096 point FFT length is supported. A user programmable complex windowing function can be applied to the acquired data before FFT calculation.

The complex FFT output is converted to magnitude in single precision floating point format. A logarithmic output is also available.

It is also possible to DMA both frequency and time domain data. This allows users to verify FPGA-based FFT operation during algorithm development.

The standard ATS9373-A3 can perform 250,000 4096 point FFTs per second, whereas ATS9373-D6 can do as many as 1,000,000 FFTs per second, i.e. gapless FFT.

# No Pre-Trigger (NPT) AutoDMA

Many ultrasonic scanning and medical imaging applications do not need any pre-trigger data: only post-trigger data is sufficient.

NPT AutoDMA is designed specifically for these applications. By only storing post-trigger data, the memory bandwidth is optimized and the entire onboard memory acts like a very deep FIFO.



Note that a DMA is not started until (RecordsPerBuffer +1) number of records (triggers) have been acquired and written to the on-board memory.

NPT AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.

More importantly, a BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up. This provides a very substantial improvement over Traditional AutoDMA.

NPT AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow.

This is the recommended mode of operation for most ultrasonic scanning, OCT and medical imaging applications.

It should be noted that even though this mode is called "No Pre Trigger", it is now possible to do limited pretrigger data captures, i.e. up to 8192 points in single channel mode and 4096 points in dual channel mode.

#### **Continuous AutoDMA**

Continuous AutoDMA is also known as the data streaming mode.

In this mode, data starts streaming across the PCI bus as soon as the ATS9373 is armed for acquisition. It is important to note that triggering is disabled in this mode.



Continuous AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.A BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up.



The amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Continuous AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow. This is the recommended mode for very long signal recording.

# **Triggered Streaming AutoDMA**

Triggered Streaming AutoDMA is virtually the same as Continuous mode, except the data transfer across the bus is held off until a trigger event has been detected. Triggered Streaming AutoDMA buffers do not include headers, so it is not possible to get trigger timestamps.



A BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up.

As in Continuous mode, the amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Triggered Streaming AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow. This is the recommended mode for RF signal recording that has to be started at a specific time, e.g. based on a GPS pulse.

# **Asynchronous DMA Driver**

The various AutoDMA schemes discussed above provide hardware support for optimal data transfer. However, a corresponding high performance software mechanism is also required to make sure sustained data transfer can be achieved.

This proprietary software mechanism is called Async DMA (short for Asynchronous DMA).

A number of data buffers are posted by the application software. Once a data buffer is filled, i.e. a DMA has been completed, ATS9373 hardware generates an interrupt, causing an event message to be sent to the application so it can start consuming data. Once the data has been consumed, the application can post the data buffer back on the queue. This can go on indefinitely.

One of the great advantages of Async DMA is that almost 95% of CPU cycles are available for data processing, as all DMA arming is done on an event-driven basis.

To the best of our knowledge, no other supplier of waveform digitizers provides asynchronous software drivers. Their synchronous drivers force the CPU to manage data acquisition, thereby slowing down the overall data acquisition process.

# **Data Packing Mode**

By default, ATS9373 stores 12 bit data acquired by its on-board A/D coverters as a 16 bit integer. Users can also choose to pack the data as 12 bit integers or even 8 bit integers. Being able to reduce the total amount of data being transferred can be very useful in data recording applications.

Note that it is the user application's responsibility to unpack the data.

# **Triggering**

ATS9373 is equipped with sophisticated digital triggering options, such as programmable trigger thresholds and slope on any of the input channels or the External Trigger input.

While most oscilloscopes offer only one trigger engine, ATS9373 offers two trigger engines (called Engines X and Y).

The user can specify the number of records to capture in an acquisition, the length of each record and the amount of pre-trigger data.

A programmable trigger delay can also be set by the user. This is very useful for capturing the signal of interest in a pulse-echo application, such as ultrasound, radar, lidar etc.

#### **External Trigger Input**

ATS9373 external trigger input (TRIG IN) can be set as an analog input with  $\pm 2.5 V$  full scale input range and  $50\Omega$  input impedance, or a 3.3V TTL input.

When TTL input is selected, the input impedance increases to approximately 2  $K\Omega$ , making it easier to drive the TRIG IN input from high output impedance sources.

#### **Timebase**

ATS9373 timebase can be controlled either by onboard low-jitter VCO or by optional External Clock.

On-board low-jitter VCO uses a 10 MHz TCXO as a reference clock. Clock buffers used feature less than 76  $fs_{\rm RMS}$  additive jitter.

# **Optional External Clock**

While the ATS9373 features low jitter VCO and a 10 MHz TCXO as the source of the timebase system,



there may be occasions when digitizing has to be synchronized to an external clock source.

ATS9373 External Clock option provides an SMA input for an external clock signal, which can be a sine wave or square wave signal of minimum  $200 \text{mV}_{\text{p-p}}$  amplitude. External clock amplitude must not exceed 1.7  $\text{V}_{\text{p-p}}$ .

Input impedance for the External Clock input is fixed at  $50 \Omega$ . External clock input is always ac-coupled.

There are two types of External Clock supported by ATS9373. These are described below.

#### **Fast External Clock**

In non-DES mode, a new sample is taken by the on-board ADCs for each rising edge of this External Clock signal.

In DES mode, a new sample is taken on each rising and falling edge of this External Clock signal.

In order to satisfy the clocking requirements of the ADC chips being used, Fast External Clock frequency must always be higher than 300 MHz in non-DES mode (500 MHz in DES mode) and lower than 2 GHz.

This is the ideal clocking scheme for OCT applications.

#### 10 MHz Reference Clock

It is possible to generate the sampling clock based on an external 10 MHz reference input. This is useful for RF systems that use a common 10 MHz reference clock.

ATS9373 uses an on-board low-jitter PLL to generate a user-specified high frequency clock used by the ADC. This sampling clock can be any multiple of 1 MHz between 300 MHz and 2GHz.

#### **AUX Connector**

ATS9373 provides an AUX (Auxiliary) SMA connector that is configured as a Trigger Output connector by default.

When configured as a Trigger Output, AUX SMA connector outputs a 5 Volt TTL signal synchronous to the ATS9373 Trigger signal, allowing users to synchronize their test systems to the ATS9373 Trigger.

When combined with the Trigger Delay feature of the ATS9373, this option is ideal for ultrasonic and other pulse-echo imaging applications.

AUX connector can also be used as a Trigger Enable Input for Frame Capture (B-scan) applications.

# **Calibration**

Every ATS9373 digitizer is factory calibrated to NIST-traceable standards. To recalibrate an ATS9373, the

digitizer must either be shipped back to the factory or a qualified metrology lab.

# **On-Board Monitoring**

Adding to the reliability offered by ATS9373 are the on-board diagnostic circuits that constantly monitor over 20 different voltages, currents and temperatures. LED alarms are activated if any of the values surpasses the limits.

#### **AlazarDSO Software**

ATS9373 is supplied with the powerful AlazarDSO software that allows the user to setup the acquisition hardware and capture, display and archive the signals.

An optional Stream-To-Disk add-on module for AlazarDSO allows users to stream data to hard disk. For the fastest possible streaming, the hard disks have to be used in a RAID configuration.

Users are also able to write their own Plug-In modules. A Plug-In is a DLL that is called each time AlazarDSO

receives a data buffer. Many different data processing and control functions can be built into a Plug-In. Examples include Averaging, Co-Adding, controlling acquisition based on an external GPS module etc.

AlazarDSO software also includes powerful tools for benchmarking the computer bus and disk drive.

#### **Software Development Kits**

AlazarTech provides easy to use software development kits for customers who want to integrate the ATS9373 into their own software.

A Windows and Linux compatible software development kit, ATS-SDK is also offered. It allows programs written in C/C++, C#, MATLAB® LabVIEW® to fully control the ATS9373. Sample programs are provided as source code.

# **ATS-GPU**

ATS-GPU is a software framework developed by AlazarTech to allow users to do real-time data transfer from ATS9373 to an Open CL compatible Graphical Processing Unit (GPU) at rates up to 1.5 GB/s.

Modern GPUs include very powerful processing units and a very high speed graphical memory bus. This combination makes them perfectly suited for signal processing applications.

The floating point FFT routines built into ATS-GPU have also been optimized to provide the maximum number of FFTs per second. Kernel code running on the GPU can do zero-padding, apply a windowing function, do a floating point FFT, calculate the amplitude and convert the result to a log scale.

FFTs can be done on triggered data or on continuous gapless stream of data. It is also possible to do



spectral averaging. Our benchmarks showed that it was possible to do 630,000 FFTs per second when capturing data in single-channel mode and using an NVIDIA GeForce GTX 560 Ti GPU.

ATS-GPU also includes source code of the software framework required to transfer data from a waveform digitizer to a GPU and from the GPU to user application. Users can use this framework to create their own GPU-based analysis function.

# **Linux Support**

AlazarTech offers ATS9373 binary drivers for CentOS 7.0 x86\_64 with kernel 2.6.32-279.5.2.el6.x86\_64. These drivers are also 100% compatible with RHEL 7.0.

Also provided is a GUI application called AlazarFront-Panel that allows simple data acquisition and display.

ATS-SDK includes source code example programs for Linux, which demonstrate how to acquire data programmatically using a C compiler.

If customers want to use ATS9373 in any Linux distribution other than the one listed above, they can either have AlazarTech generate an appropriate driver for a nominal fee, or purchase a license for Linux driver source code and compile the driver on the target operating system. For release of driver source code, a Non-Disclosure Agreement must be executed between the customer's organization and AlazarTech.

All such source code disclosures are made on an as-is basis with limited support from the factory.

For a list of currently available drivers, please visit:

ftp://ftp.alazartech.com/outgoing/linux



# **System Requirements**

Personal computer with at least one free x8 or x16 PCI Express slot (must be Gen 3 slot to achieve full data throughput), 16 GB RAM, 100 MB of free hard disk space, SVGA display adaptor and monitor with at least a 1024 x 768 resolution.

# **Power Requirements**

+12V 1.5 A, typical +3.3V 3.0 A, typical

**Physical** 

Size Single slot, half length PCI card

(4.2 inches x 6.5 inches)

Weight 250 g

I/O Connectors

ECLK, CH A, CH B,
TRIG IN, AUX I/O SMA female connector

**Environmental** 

Operating temperature 0 to 55 degrees Celcius
Storage temperature -20 to 70 degrees Celcius
Relative humidity 5 to 95%, non-condensing

**Acquisition System** 

Resolution 12 bits

Bandwidth (-3dB)

DC-coupled,  $50\Omega$  Standard DC - 1.0 GHz

Bandwidth with Wideband Upgrade

> Non-DES Mode DC - 1.9 GHz DES Mode DC - 1.7 GHz

Number of channels 2, simultaneously sampled

Maximum Sample Rate 4 GS/s single shot for 1 channel 2 GS/s single shot for 2 channels

Minimum Sample Rate 1 KS/s single shot for internal

clocking

Full Scale Input ranges

50 Ω input impedance:  $\pm$ 400mV

DC accuracy  $\pm 2\%$  of full scale in all ranges

 $\begin{array}{ll} \text{Input coupling} & \text{DC} \\ \\ \text{Input impedance} & 50\Omega \pm 1\% \\ \end{array}$ 

Input protection

 $\pm 4V$  (DC + peak AC for CH A, CH B and TRIG IN only without

external attenuation)

**Timebase System** 

Timebase options Internal Clock or

External Clock (Optional)

Internal Sample Rates DES mode:

4GS/s, 3.6GS/s, 3GS/s, 2.4GS/s

non-DES mode:

2 GS/s, 1.5GS/s, 1.2GS/s, 1GS/s,

800 MS/s, 500 MS/s, 200 MS/s, 100 MS/s, 50 MS/s, 20 MS/s, 10 MS/s, 5 MS/s, 2 MS/s,

1 MS/s, 500 KS/s, 200 KS/s, 100KS/s, 50 KS/s, 20 KS/s, 10 KS/s, 5 KS/s, 2 KS/s, 10 KS/s, 5 KS/s, 2 KS/s, 1 KS/s

Internal Clock accuracy ±2 ppm

# **Dynamic Parameters**

Typical values measured on the 400 mV range of CH A of a randomly selected ATS9373. Input signal was provided by a SRS SG384 signal generator, followed by a 9-pole, 100 MHz band-pass filter (TTE Q36T-100M-10M-50-720BMF). Input frequency was set at 99.9 MHz and output amplitude was set to approximately 95% of the full scale input.

SNR 57.1 dB SINAD 56.6 dB

Note that these dynamic parameters may vary from one unit to another, with input frequency and with the full scale input range selected.

# **Optional ECLK (External Clock) Input**

 $\begin{array}{ll} \text{Signal Level} & \pm 200 \text{mVp-p} \\ \text{Input impedance} & 50 \Omega \end{array}$ 

Input coupling AC

Maximum frequency

2 GHz for Fast External Clock

Minimum frequency

500 MHz in DES mode

300 MHz in non-DES mode

Rising and falling in DES mode

Rising only in non-DES mde

#### **Optional 10 MHz Reference Input**

Signal Level ±200mV Sine wave or square

wave

 $\begin{array}{ll} \text{Input impedance} & 50\Omega \\ \\ \text{Input Coupling} & \text{AC coupled} \end{array}$ 

Input Frequency 10 MHz  $\pm$  0.25 MHz

Sampling Clock Freq.

Any multiple of 1 MHz between:
300 MHz and 2 GHz in non-DES mode
500 MHz and 2 GHz in DES mode

**Triggering System** 

Mode Edge triggering with hysteresis

Comparator Type Digital comparators for internal (CH A, CHB) triggering and

analog comparators for TRIG IN (External) triggering

Number of Trigger Engines 2
Trigger Engine Combination OR

Trigger Engine Source CH A, CH B, EXT, Software or

None, independently software selectable for each of the two

Trigger Engines

Hysteresis  $\pm 5\%$  of full scale input, typical

Trigger sensitivity ±10% of full scale input range.
This implies that the trigger system may not trigger reliably if

the input has an amplitude less than ±10% of full scale input

range selected



Trigger level accuracy  $\pm 5\%$ , typical, of full scale input

range of the selected trigger

source

Bandwidth 250 MHz

Trigger Delay Software selectable from 0 to

9,999,999 sampling clock cycles

Trigger Timeout Software selectable with a 10 us resolution. Maximum settable

value is 3,600 seconds. Can also be disabled to wait indefinitely for

a trigger event

#### TRIG IN (External Trigger) Input

Input range ±2.5 V or TTL Input,

software selectable

Input impedance 50  $\Omega$  for  $\pm 2.5$  V range

 $2 \text{ K}\Omega$  for TTL input

Coupling DC only

Bandwidth (-3dB) DC - 250 MHz

DC accuracy ±10% of full scale input
Input protection ±8V (DC + peak AC without

external attenuation)

#### **TRIG OUT Output**

Connector Used AUX I/O
Output Signal 5 Volt TTL

Synchronization Synchronized to a clock derived

from the ADC sampling clock. Divide-by-4 clock (dual channel mode) or divide-by-8 clock (single channel or DES mode)

# **Materials Supplied**

ATS9373 PCI Express Card

ATS9373 Install Disk on USB flash drive

# **Certification and Compliances**

CE Compliance

All specifications are subject to change without notice

# **ORDERING INFORMATION**

| ATS9373-A3                           | ATS9373-001 |
|--------------------------------------|-------------|
| ATS9373-D6                           | ATS9373-002 |
| ATS9373: External Clock Upgrade      | ATS9373-005 |
| SyncBoard-9373 2x                    | ATS9373-007 |
| SyncBoard-9373 4x                    | ATS9373-008 |
| ATS9373: Wideband Upgrade            | ATS9373-009 |
| Software Development Kit             | ATS-SDK     |
| Linux Driver Source Code for ATS9373 | ATS9370-LIN |

#### Manufactured By:

#### Alazar Technologies, Inc.

6600 TRANS-CANADA HIGHWAY, SUITE 310 POINTE-CLAIRE, QC, CANADA H9R 4S2

TOLL FREE: 1-877-7-ALAZAR OR 1-877-725-2927 TEL: (514) 426-4899 FAX: (514) 426-2723

E-MAIL: info@alazartech.com