

- 1.6 GB/s PCI Express (8-lane) interface
- 4 channels sampled simultaneously
- 14 bit vertical resolution
- Up to 125 MS/s real-time sampling rate
- Up to 2 Gigasample dual-port memory
- Continuous streaming mode
- ±100 mV to ±4 V input range
- Asynchronous DMA device driver
- AlazarDSO<sup>®</sup> oscilloscope software
- Software Development Kit supports C/C++, C#, Python, MATLAB<sup>®</sup>, LabVIEW<sup>®</sup>
- Support for Windows<sup>®</sup> & Linux<sup>®</sup>



| Product | Bus     | Operating<br>System                        | Channels | Sampling<br>Rate      | Bandwidth                     | Memory Per<br>Channel                    | Resolution |
|---------|---------|--------------------------------------------|----------|-----------------------|-------------------------------|------------------------------------------|------------|
| ATS9440 | PCIe x8 | 32-bit/64-bit<br>Windows &<br>64-bit Linux | 4        | 125 MS/s<br>to 1 KS/s | 65 MHz<br>Optional<br>120 MHz | Up to 2 Gig in<br>single channel<br>mode | 14 bits    |

## **Overview**

AlazarTech ATS<sup>®</sup>9440 is an 8-lane PCI Express (PCIe x8), quad-channel, high speed, 14 bit, 125 MS/s waveform digitizer card capable of streaming acquired data to PC memory at rates up to 1.6 GB/s or storing it in its deep on-board dual-port acquisition memory buffer of up to 2 Gigasamples.

Each ATS9440 board has four analog to digital converter (ADC) chips that are clocked simultaneously using a low jitter VCO to provide absolute synchronization.

SMB connectors are used to increase the I/O density on the back-panel of ATS9440.

Up to four ATS9440 boards can be configured as a Master/Slave system to create a simultaneous sampling system of up to 16 input channels.

Users can capture data from one trigger or a burst of triggers. Users can also stream very large datasets continuously to PC memory or hard disk.

ATS9440 is supplied with AlazarDSO software that lets the user get started immediately without having to go through a software development process.

Users who need to integrate the ATS9440 in their own program can purchase a software development kit, ATS-SDK, for C/C++, C#, Python, MATLAB, and LabVIEW for both Windows and Linux operating systems.

All of this advanced functionality is packaged in a low power, half-length PCI Express card.

## Applications

Optical Coherence Tomography (OCT) Ultrasonic & Eddy Current NDT/NDE Terabyte Storage Oscilloscope High Resolution Oscilloscope Spectroscopy Multi-Channel Transient Recording





#### **PCI Express Bus Interface**

ATS9440 interfaces to the host computer using an 8-lane PCI Express bus. Each lane operates at 2.5 Gbps. PCIe bus specification v1.0a and v1.1 are supported. By definition, ATS9440 is also compatible with PCI Express Gen 2.

According to PCIe specification, an 8-lane board can be plugged into any 8-lane or 16-lane slot, but not into a 4-lane or 1-lane slot. As such, ATS9440 requires at least one free 8-lane or 16-lane slot on the motherboard.

The physical and logical PCIe x8 interface is provided by an on-board FPGA, which also integrates acquisition control functions, memory management functions and acquisition datapath. This very high degree of integration maximizes product reliability.

The AlazarTech $^{\circ}$  1.6 GB/s benchmark was done on an ASUS P6T7 motherboard based on the x58 chipset for iCore processors.

Users must always be wary of throughput specifications from manufacturers of waveform digitizers. Some unscrupulous manufacturers tend to specify the raw, burst-mode throughput of the bus. AlazarTech, on the other hand, specifies the benchmarked sustained throughput. To achieve such high throughput, a great deal of proprietary memory management logic and kernel mode drivers have been designed.

#### **Analog Input**

An ATS9440 features four analog input channels with extensive functionality. Each channel has up to 65 MHz of full power analog input bandwidth. Note that the bandwidth can be increased to 120 MHz by purchasing the Wideband Input Upgrade.

With software selectable attenuation, you can achieve an input voltage range of  $\pm 100$  mV to  $\pm 4$  V.

It must be noted that input impedance of all channels is fixed at 50  $\ensuremath{\Omega}\xspace$  .

Software selectable AC or DC coupling further increases the signal measurement capability. Low frequency cut-off for ac-coupled input is at approximately 100 kHz.

#### **Acquisition System**

ATS9440 PCI Express digitizers use state of the art 125 MSPS, 14-bit ADCs to digitize the input signals. The real-time sampling rate ranges from 125 MS/s down to 1 KS/s for internal clock and 1 MS/s for external clock.

The four channels are guaranteed to be simultaneous, as they use a common clock.

An acquisition can consist of multiple records, with each record being captured as a result of one trigger event. A record can contain both pre-trigger and post-trigger data. Infinite number of triggers can be captured by ATS9440, when it is operating using dual-port memory.

In between the multiple triggers being captured, the acquisition system is re-armed by the hardware within 256 sampling clock cycles.

This mode of capture, sometimes referred to as Multiple Record, is very useful for capturing data in applications with a very rapid or unpredictable trigger rate. Examples of such applications include medical imaging, ultrasonic testing, OCT and NMR spectroscopy.

## **On-Board Acquisition Memory**

ATS9440 supports on-board memory buffers of 128 Megasamples, 1 Gigasamples and 2 Gigasamples. Note that one sample is stored as two bytes, so the 2 Gigasample model uses a 4 GB memory module.

Acquisition memory can either be divided equally between the four input channels or divided equally between any two of the four input channels or devoted entirely to one of the channels.

For example, ATS9440-128M provides 128 Megasamples of on-board memory when sampling in one-channel mode. In two-channel mode, it provides 64 Megasamples per channel of on-board memory. And in four-channel mode, it provides 32 Megasamples per channel of onboard memory.

When operated as dual-port memory, the on-board memory acts as a very deep FIFO between the Analog to Digital converters and PCI Express bus, allowing very fast sustained data transfers across the bus, even if the operating system or another motherboard resource temporarily interrupts DMA transfers.

## **Maximum Sustained Transfer Rate**

PCI Express support on different motherboards is not always the same, resulting in significantly different sustained data transfer rates. The reasons behind these differences are complex and varied and will not be discussed here.

ATS9440 users can quickly determine the maximum sustained transfer rate for their motherboard by inserting their card in a PCIe slot and running the Tools:Benchmark:Bus tool provided in AlazarDSO software.

ATS9440, which is equipped with dual-port on-board memory, will be able to achieve this maximum sustained transfer rate.

#### **Recommended Motherboards or PCs**

Many different types of motherboards and PCs have been benchmarked by AlazarTech. The ones that have produced the best throughput results (as high as 1.7 GB/s for PCIe Gen1) are listed here: www. alazartech.com/images-media/2246-AlazarTechRecommendedMotherboards.pdf.



It should be noted that some motherboards may behave unexpectedly. For example, one customer purchased a P6T6 motherboard (instead of P6T7) and found that the throughput was limited to approximately 800 MB/s because P6T6 only supports 4-lane PCI Express connection, even though it uses the same x58 chipset.

## **Traditional AutoDMA**

In order to acquire both pre-trigger and post-trigger data in a dual-ported memory environment, users can use Traditional AutoDMA.



Data is returned to the user in buffers, where each buffer can contain from 1 to 8191 records (triggers). This number is called RecordsPerBuffer.

Users can also specify that each record should come with its own header that contains a 40-bit trigger timestamp.

A BUFFER\_OVERFLOW flag is asserted if more than 512 buffers have been acquired by the acquisition system, but not transferred to host PC memory by the AutoDMA engine.

In other words, a BUFFER\_OVERFLOW can occur if more than 512 triggers occur in very rapid succession, even if all the on-board memory has not been used up.

## No Pre-Trigger (NPT) AutoDMA

Many ultrasonic scanning and medical imaging applications do not need any pre-trigger data: only post-trigger data is sufficient.

NPT AutoDMA is designed specifically for these applications. By only storing post-trigger data, the memory bandwidth is optimized and the entire onboard memory acts like a very deep FIFO.



Note that a DMA is not started until RecordsPerBuffer number of records (triggers) have been acquired and written to the on-board memory.

NPT AutoDMA buffers do not include headers. However, users can specify that each record should come with its own footer that contains a 40-bit trigger timestamp. The footer is called NPT Footer. More importantly, a BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up. This provides a very substantial improvement over Traditional AutoDMA.

NPT AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow.

This is the recommended mode of operation for most ultrasonic scanning, OCT and medical imaging applications.

## **Continuous AutoDMA**

Continuous AutoDMA is also known as data streaming mode.

In this mode, data starts streaming across the PCI bus as soon as the ATS9440 is armed for acquisition. It is important to note that triggering is disabled in this mode.



Continuous AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.

A BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up.

The amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Continuous AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow. This is the recommended mode for very long signal recording.

## **Triggered Streaming AutoDMA**

Triggered Streaming AutoDMA is virtually the same as Continuous mode, except the data transfer across the bus is held off until a trigger event has been detected.



Triggered Streaming AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.



A BUFFER\_OVERFLOW flag is asserted only if the entire on-board memory is used up.

As in Continuous mode, the amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Triggered Streaming AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow. This is the recommended mode for RF signal recording that has to be started at a specific time, e.g. based on a GPS pulse.

#### **Master/Slave Systems**

Users can create a multi-board Master/Slave system by synchronizing up to four ATS9440 boards using an appropriate SyncBoard-9440.

SyncBoard-9440 is a mezzanine board that connects to the Master/ Slave connector along the top edge of the ATS9440 and sits parallel to the motherboard. For additional robustness, users can secure the SyncBoard-9440



to a bracket mounted on each of the ATS9440 boards.

SyncBoard-9440 is available is available in different widths: 2x, 4x, 2x-W, 3x-W or 4x-W.

SyncBoards with the -W suffix provide 2-slot spacing between ATS9440 cards to support some of the newer motherboards that space out the on-board x8 or x16 slots by two slots. The -W SyncBoards are also a better solution from thermal point of view, as there is better air flow with 2-slot spacing.

The 2x and 2x-W models allow a 2-board Master/Slave system; the 3x-W model allows a 2 or 3-slot Master/Slave system; and the 4x and 4x-W models allow 2, 3 or 4 board Master/Slave systems.

The Master board's clock and trigger signals are copied by the SyncBoard-9440 and supplied to all the Slave boards. This guarantees complete synchronization between the Master board and all Slave boards.

It should be noted that SyncBoard-9440 does not use a PLL-based clock buffer, allowing the use of variable frequency clocks in Master/Slave configuration.

A Master/Slave system samples all inputs simultaneously and also triggers simultaneously on the same clock edge.

For optimal trigger accuracy, only the Master board is allowed to trigger the acquisition system.

#### **Asynchronous DMA Driver**

The various AutoDMA schemes discussed above provide hardware support for optimal data transfer. However, a corresponding high performance software mechanism is also required to make sure sustained data transfer can be achieved.

This proprietary software mechanism is called Async DMA (short for Asynchronous DMA).

A number of data buffers are posted by the application software. Once a data buffer is filled, i.e. a DMA has been completed, ATS9440 hardware generates an interrupt, causing an event message to be sent to the application so it can start consuming data. Once the data has been consumed, the application can post the data buffer back on the queue. This can go on indefinitely.

One of the great advantages of Async DMA is that almost 95% of CPU cycles are available for data processing, as all DMA arming is done on an event-driven basis.

To the best of our knowledge, no other supplier of waveform digitizers provides asynchronous software drivers. Their synchronous drivers force the CPU to manage data acquisition, thereby slowing down the overall data acquisition process.

## Triggering

ATS9440 is equipped with sophisticated digital triggering options, such as programmable trigger thresholds and slope on any of the input channels or the External Trigger input.

While most oscilloscopes offer only one trigger engine, ATS9440 offers two trigger engines (called Engines J and K).

The user can specify the number of records to capture in an acquisition, the length of each record and the amount of pre-trigger data.

A programmable trigger delay can also be set by the user. This is very useful for capturing the signal of interest in a pulse-echo application, such as ultrasound, radar, lidar etc.

#### **External Trigger Input**

The external trigger input on the ATS9440 is labeled EXT on the face plate.

By default, the input impedance of this input is 50  $\Omega$  and the full scale input range is +/- 3 Volts. The trigger signal is treated as an analog signal in this situation and a high speed comparator receives the signal.

Starting with hardware version 1.2, it is also possible to trigger the ATS9440 using a 3.3 V TTL (5 V compliant) signal. Input impedance is approximately 6.73  $k\Omega$  in this mode.



## Timebase

ATS9440 timebase can be controlled either by onboard low-jitter VCO or by optional External Clock.

On-board low-jitter VCO uses an on-board 10 MHz TCXO as a reference clock.

## **Optional External Clock**

While the ATS9440 features low jitter VCO and a 10 MHz TCXO as the source of the timebase system, there may be occasions when digitizing has to be synchronized to an external clock source.

ATS9440 External Clock option provides an SMA input for an external clock signal, which can be a sine wave or LVTTL signal.

Input impedance for the External Clock input is fixed at 50  $\Omega$ . External clock input is always ac-coupled.

There are three types of External Clock supported by ATS9440. These are described below.

## **Fast External Clock**

A new sample is taken by the on-board ADCs for each rising edge of this External Clock signal.

In order to satisfy the clocking requirements of the ADC chips being used, Fast External Clock frequency must always be higher than 1 MHz and lower than 125 MHz.

This is the ideal clocking scheme for OCT applications

#### **Slow External Clock**

This type of clock should be used when the clock frequency is either too slow or is a burst-type clock. Both these types of clock do not satisfy the minimum clock requirements listed above for Fast External Clock.

In this mode, the ATS9440 ADCs are run at a preset internal clock frequency. The user-supplied Slow External Clock signal is then monitored for low-tohigh transitions. Each time there is such a transition, a new sample is stored into the on-board memory.

It should be noted that there can be a 0 to +8 ns sampling jitter when Slow External Clock is being used, as the internal ADC clock is not synchronized to the user-supplied clock.

## **10 MHz Reference Clock**

It is possible to generate the sampling clock based on an external 10 MHz reference input. This is useful for RF systems that use a common 10 MHz reference clock.

ATS9440 uses an on-board low-jitter VCO to generate the 125 MHz or 100 MHz high frequency clock used by the ADC. This sampling clock can then be decimated by any integer factor, e.g. 2, 3, 4 ...

## ATS9440 I25 MS/s 4 channel PCIe Digitizer

#### **Dummy Clock Switchover**

OCT applications require interfacing the ATS9440 to a variable clock frequency (called k-clock) from a swept-source laser.

In most cases, k-clock frequency can be out of specification for a short period of time, i.e. the frequency is slower than 1 MHz for a short period of time.

ATS9440 has a built-in Dummy Clock generator and a clock switchover mechanism that can be used to avoid operating the A/D chips outside of their specifications.

This unique feature of the ATS9440 can be the difference between a fully working OCT system and one that cannot provide reliable data.

#### **Data Skipping**

Data Skipping is defined as a sampling technique in which the user operates the ATS9440 at a fixed sampling frequency, but can selectively ignore some samples while storing the rest. The end result is nonuniform sampling, where the time between samples is not always the same.

This type of sampling can be very useful in some OCT applications.

#### **AUX I/O Connectors**

ATS9440 provides two AUX (Auxiliary) I/O SMB connectors that can be used to input or output various signals.

AUX 1 is a Trigger Output.

AUX 2 can be configured as either an Input or Output. It is configured as a Trigger Output by default.

When configured as a Trigger Output, AUX connector outputs a 5 Volt TTL signal synchronous to the ATS9440 Trigger signal, allowing users to synchronize their test systems to the ATS9440 Trigger.

When combined with the Trigger Delay feature of the ATS9440, this option is ideal for ultrasonic and other pulse-echo imaging applications.

AUX connector can also be used as a Trigger Enable Input and Clock Output.

## Wideband Input Upgrade

A Wideband Input Upgrade (order number ATS9440-009) can be purchased. Bandwidth can be extended to 120 MHz with minimal effect on noise performance.

#### Calibration

Every ATS9440 digitizer is factory calibrated to NISTor CNRC-traceable standards. To recalibrate an ATS9440, the digitizer must either be shipped back to the factory or a qualified metrology lab.



## **On-Board Monitoring**

Adding to the reliability offered by ATS9440 are the on-board diagnostic circuits that constantly monitor over 20 different voltages, currents and temperatures. LED alarms are activated if any of the values surpasses the limits.

## **AlazarDSO Software**

ATS9440 is supplied with the powerful AlazarDSO software that allows the user to setup the acquisition hardware and capture, display and archive the signals.

The Stream-To-Memory command in AlazarDSO allows users to stream a large dataset to motherboard memory.

AlazarDSO software also includes powerful tools for benchmarking the computer bus and disk drive.

## **Software Development Kits**

AlazarTech provides easy to use software development kits for customers who want to integrate the ATS9440 into their own software.

A Windows and Linux compatible software development kit, called ATS-SDK, includes headers, libraries and source code sample programs written in C/C++, C#, Python, MATLAB, and LabVIEW. These programs can fully control the ATS9440 and acquire data in user buffers.

The purchase of an ATS-SDK license includes a subscription that provides the following benefits for a period of 12 months from the date of purchase:

- Download ATS-SDK updates from the AlazarTech website;
- Receive technical support on ATS-SDK.

Customers who want to receive technical support and download new releases beyond this 12 month period should purchase extended support and maintenance (order number ATS-SDK-1YR).

#### **ATS-GPU**

ATS-GPU is a software library developed by AlazarTech to allow users to do real-time data transfer from ATS9440 to a GPU card at rates up to 1.6 GB/s.

Modern GPUs include very powerful processing units and a very high speed graphical memory bus. This combination makes them perfectly suited for signal processing applications.

ATS-GPU-BASE is supplied with an example user application in source code. The application includes GPU kernels that use ATS-GPU to receive data, do very simple signal processing (data inversion), and copy the processed (inverted) data back to a user buffer. All this is done at the highest possible data transfer rate.

Programmers can replace the data inversion code with application-specific signal processing kernels to develop custom applications. ATS-GPU-OCT is the optional OCT Signal Processing library for ATS-GPU. It contains floating point FFT routines that have also been optimized to provide the maximum number of FFTs per second. Kernel code running on the GPU can do zero-padding, apply a windowing function, do a floating point FFT, calculate the amplitude and convert the result to a log scale. It is also possible to output phase information.

FFTs can be done on triggered data or on continuous gapless stream of data. It is also possible to do spectral averaging. Our benchmarks showed that it was possible to do 400,000 FFTs per second when capturing data in single-channel mode and using a NVIDIA GeForce GTX Titan X GPU.

ATS-GPU supports 64-bit Windows and 64-bit Linux for CUDA<sup>®</sup>-based development.

#### ATS-GMA

ATS-GMA is a software library developed by AlazarTech that allows users to DMA data from ATS9440 to an AMD Radeon<sup>TM</sup> Pro GPU card at full bus speed, with a latency as low as 100  $\mu$ s. ATS-GMA does not use any host memory buffers for temporary storage.

ATS-GMA-BASE is supplied with an example user application in source code. The application includes GPU kernels that use ATS-GMA to receive data, do very simple signal processing (data inversion), and, if required, copy the processed (inverted) data to a user buffer. All this is done at the highest possible data transfer rate.

Programmers can replace the data inversion code with application-specific signal processing kernels to develop custom applications.

ATS-GMA-OCT is the optional OCT Signal Processing library for ATS-GMA. It contains floating point FFT routines that have also been optimized to provide the maximum number of FFTs per second. Kernel code running on the GPU can do zero-padding, apply a windowing function, do a floating point FFT, calculate the amplitude and convert the result to a log scale. It is also possible to output phase information.

ATS-GMA supports 64-bit Windows 7 and 64-bit Windows 10 for OpenCL<sup>m</sup>-based development.

#### **Support for Windows**

Windows support for ATS9440 includes Windows 7, Windows 8.x, Windows 10, Windows Server<sup>®</sup> 2008 R2, Windows Server 2010 and Windows Server 2013.

Due due to lack of demand and due to the fact that Microsoft no longer supports these operating systems, AlazarTech no longer supports Windows XP, Windows Vista, and Windows Server 2008.



## **Linux Support**

AlazarTech offers ATS9440 binary drivers for most of the popular Linux distributions, such as CentOS, Ubuntu,...

Users can download the binary driver for their specific distribution by choosing from the available drivers here:

ftp://release@ftp.alazartech.com/outgoing/linux

Also provided is a GUI application called AlazarFront-Panel that allows simple data acquisition and display.

ATS-SDK includes source code example programs for Linux, which demonstrate how to acquire data programmatically using a C compiler.

If customers want to use ATS9440 in any Linux distribution other than the one listed above, they can have the AlazarTech engineering team generate an appropriate driver for a nominal fee, if applicable.

Based on a minimum annual business commitment, the Linux driver source code license (order number ATS9440-LINUX) may be granted to qualified OEM customers for a fee. For release of driver source code, a Non-Disclosure Agreement must be executed between the customer's organization and AlazarTech.

All such source code disclosures are made on an as-is basis with limited support from the factory.

## **Export Control Classification**

According to the Export Controls Division of Government of Canada, ATS9440 is currently not controlled for export from Canada. Its export control classification is N8, which is equivalent to ECCN EAR99. ATS9440 can be shipped freely outside of Canada, with the exception of countries listed on the <u>Area Control List</u> and <u>Sanctions List</u>. Furthermore, if the end-use of ATS9440, in part or in its entirety, is related to the development or deployment of weapons of mass destruction, AlazarTech is obliged to apply for an export permit.

## **RoHS Compliance**

ATS9440 is fully RoHS compliant, as defined by Directive 2015/863/EU (RoHS 3) of the European Parliament and of the Council of 31 March 2015 on the restriction of the use of certain hazardous substances in electrical and electronic equipment.

All manufacturing is done using RoHS-compliant components and lead-free soldering.

## **EC Conformity**

ATS9440 conforms to the following standards:

**Electromagnetic Emissions:** 

CISPR 22:2006/EN 55022:2006 (Class A): Information Technology Equipment (ITE). Radio disturbance characteristics. Limits and method of measurement. Electromagnetic Immunity:

CISPR 24:1997/EN 55024:1998 (+A1 +A2): Information Technology Equipment Immunity characteristics — Limits and methods of measurement.

## Safety:

IEC 60950-1:2005: Information technology equipment — Safety — Part 1: General requirements.

IEC 60950-1:2006: Information technology equipment — Safety — Part 1: General requirements.

ATS9440 also follows the provisions of the following directives: 2006/95/EC (Low Voltage Equipment); 2004/108/EC (Electromagnetic Compatibility).

## FCC & ICES-003 Compliance

ATS9440 has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15, subpart B of the FCC Rules, and the Canadian Interference-Causing Equipment Standard ICES-003:2004.

‡ AlazarDSO, AlazarTech, and AlazarTech ATS are registered trademarks of Alazar Technologies Inc.

MATLAB is a trademark and/or registered trademark of The MathWorks, Inc. LabVIEW is a trademark and/or registered trademark of National Instruments. Windows and Windows Server are trademarks and/or registered trademarks of Microsoft Corporation in the U.S. and/or other countries. Linux is a registered trademark of Linus Torvalds.

CUDA is a trademark and/or registered trademark of NVIDIA Corporation in the U.S. and/or other countries. Radeon is a trademark of Advanced Micro Devices, Inc.

OpenCL is a trademark of Apple Inc.

All other trademarks are the property of their respective owners.



# ATS9440 I25 MS/s 4 channel PCIe Digitizer

| System Requiremen                                                                                        |                                                                                                                  | Dual Channel 64M, 256M or 512M sample<br>channel                                                                                                                            |                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|
| (v1.0a, v1.1 or v2.0) slot, 2                                                                            | east one free x8 or x16 PCI Express<br>2 GB RAM, 100 MB of free hard disk<br>or and monitor with at least a 1024 | Quad Channel                                                                                                                                                                | 32M, 128M or 256M samples per<br>channel                                                        |  |
| x 768 resolution.                                                                                        |                                                                                                                  | Record Length                                                                                                                                                               | Software selectable with 32-point resolution. Record length must                                |  |
| Power Requirements                                                                                       | S                                                                                                                |                                                                                                                                                                             | be a minimum of 256 points and                                                                  |  |
| +12 V                                                                                                    | 1.2 A, typical                                                                                                   |                                                                                                                                                                             | maximum of the on-board mem-<br>ory size for single-port memory                                 |  |
| +3.3 V                                                                                                   | 1.1 A, typical                                                                                                   |                                                                                                                                                                             | operation.                                                                                      |  |
| Physical                                                                                                 |                                                                                                                  |                                                                                                                                                                             | There is no upper limit on the<br>maximum record length in data<br>streaming mode.              |  |
| Size                                                                                                     | Single slot, half length PCIe<br>card (4.377 inches x 6.5 inches                                                 | Number of Records                                                                                                                                                           | streaming mode.                                                                                 |  |
|                                                                                                          | excluding the connectors                                                                                         | Single-port memory                                                                                                                                                          | 1 to 1000                                                                                       |  |
|                                                                                                          | protruding from the front panel)                                                                                 | Dual Port memory                                                                                                                                                            | Software selectable from a                                                                      |  |
| Weight                                                                                                   | 250 g                                                                                                            | ,                                                                                                                                                                           | minimum of 1 to a maximum of infinite number of records                                         |  |
| I/O Connectors                                                                                           |                                                                                                                  | Pre-trigger depth                                                                                                                                                           | From 0 to (Record Length -128)                                                                  |  |
| CH A, CH B, CH C, CH D                                                                                   |                                                                                                                  | Post-trigger depth                                                                                                                                                          | Record Length – Pre-Trigger Depth                                                               |  |
| TRIG IN, AUX 1, AUX 2                                                                                    | SMB female connectors                                                                                            |                                                                                                                                                                             |                                                                                                 |  |
| ECLK                                                                                                     | SMA female connector                                                                                             | Timebase System                                                                                                                                                             |                                                                                                 |  |
| Environmental                                                                                            |                                                                                                                  | Timebase options                                                                                                                                                            | Internal Clock or<br>External Clock (Optional)                                                  |  |
| Operating temperature                                                                                    | 0 to 55 degrees Celsius                                                                                          | Internal Sample Rates                                                                                                                                                       | 125 MS/s, 100 MS/s, 50 MS/s,                                                                    |  |
| Storage temperature                                                                                      | -20 to 70 degrees Celsius                                                                                        |                                                                                                                                                                             | 20 MS/s, 10 MS/s, 5 MS/s, 2 MS/s,<br>1 MS/s, 500 KS/s, 200 KS/s,                                |  |
| Relative humidity                                                                                        | 5 to 95%, non-condensing                                                                                         |                                                                                                                                                                             | 100 KS/s, 500 KS/s, 200 KS/s,<br>100 KS/s, 50 KS/s, 20 KS/s,<br>10 KS/s, 5 KS/s, 2 KS/s, 1 KS/s |  |
| Acquisition System                                                                                       |                                                                                                                  | Internal Clock accuracy                                                                                                                                                     | ±2 ppm                                                                                          |  |
| Resolution                                                                                               | 14 bits                                                                                                          | ··· · · · · · · · · · · · · · · ,                                                                                                                                           | F F                                                                                             |  |
| Bandwidth (-3 dB)                                                                                        |                                                                                                                  | Dynamic Parameters                                                                                                                                                          |                                                                                                 |  |
| DC-coupled, 50 ΩDC - 65 MHz for all input rangesAC-coupled, 50 Ω100 kHz - 65 MHz for all input<br>ranges |                                                                                                                  | Typical values measured on the 200 mV range of CH A of a randomly selected ATS9440. Input signal was provided by a Marconi 2018A signal generator, followed by a 9-pole, 10 |                                                                                                 |  |
|                                                                                                          |                                                                                                                  |                                                                                                                                                                             |                                                                                                 |  |

Bandwidth with Wideband Upgrade DC-coupled, 50  $\Omega$ AC-coupled, 50  $\Omega$ 

Number of channels Maximum Sample Rate Minimum Sample Rate Internal clocking Fast External Clock Full Scale Input ranges 50  $\Omega$  input impedance:

DC accuracy Input coupling Input impedance Input protection

DC - 120 MHz

100 kHz - 120 MHz

4, simultaneously sampled 125 MS/s single shot

10 KS/s single shot 1 MS/s single shot

±100 mV, ±200 mV, ±400 mV,  $\pm 1$  V,  $\pm 2$  V, and  $\pm 4$  V, software selectable

±2% of full scale in all ranges AC or DC, software selectable

50 Ω ±5%

±4 V (DC + peak AC for CH A, CH B, CH C, CH D and EXT only without external attenuation)

## Acquisition Memory System

Memory Sizes Available Single Channel

128M, 512M or 1G samples per channel

MHz band-pass filter (TTE Q36T-10M-1M-50-720BMF). Input frequency was set at 9.9 MHz and output amplitude was 135 mV rms, which was approximately 95% of the full scale input. Input was averaged.

| SNR   | 65.10 dB  |
|-------|-----------|
| SINAD | 64.25 dB  |
| THD   | -64.80 dB |
| SFDR  | -63.05 dB |

Note that these dynamic parameters may vary from one unit to another, with input frequency and with the full scale input range selected.

## **Optional ECLK (External Clock) Input**

| Signal Level      | $\pm 100$ mV to $\pm 500$ mV Sine wave or 3.3 V LVTTL (LVTTL for Slow External Clock only) |
|-------------------|--------------------------------------------------------------------------------------------|
| Input impedance   | 50 Ω                                                                                       |
| Input coupling    | AC                                                                                         |
| Maximum frequency | 125 MHz for Fast External Clock<br>60 MHz for Slow External Clock                          |
| Minimum frequency | 1 MHz for Fast External Clock<br>DC for Slow External Clock                                |
| Sampling Edge     | Rising                                                                                     |
| Maximum amplitude | 2 V <sub>p-p</sub>                                                                         |

Version 1.4D - Jan 2019



#### **Dummy Clock Switchover**

Switchover mode

Switchover start Switchover time Only when Fast External Clock is selected Upon end of each record Programmable with 5 ns

Programmable with 5 ns resolution

## **Data Skipping Sampling Mode**

Software selectable Maximum record length Yes Up to 32,768 points sampled by the fixed sampling clock

## **Optional 10 MHz Reference PLL Input**

| Signal Level         | $\pm 100$ mV to $\pm 500$ mV Sine wave or 3.3 V LVTTL |  |  |
|----------------------|-------------------------------------------------------|--|--|
| Input impedance      | 50 Ω                                                  |  |  |
| Input Coupling       | AC coupled                                            |  |  |
| Input Frequency      | 10 MHz ± 0.1 MHz                                      |  |  |
| Maximum frequency    | 10.1 MHz                                              |  |  |
| Minimum frequency    | 9.9 MHz                                               |  |  |
| Sampling Clock Freq. | 125 MHz or 100 MHz                                    |  |  |

## **Triggering System**

| Mode                       | Edge triggering with hysteresis                                                                                                                                                                          |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Comparator Type            | Digital comparators for internal<br>(CH A, CH B, CH C, CH D)<br>triggering and analog<br>comparators for TRIG IN<br>(External) triggering                                                                |
| Number of Trigger Engines  | 2                                                                                                                                                                                                        |
| Trigger Engine Combination | Engine J, engine K, J OR K, software selectable                                                                                                                                                          |
| Trigger Engine Source      | CH A, CH B, CH C, CH D, EXT,<br>Software or None, independently<br>software selectable for each of<br>the two Trigger Engines                                                                            |
| Hysteresis                 | ±5% of full scale input, typical                                                                                                                                                                         |
| Trigger sensitivity        | $\pm 10\%$ of full scale input range.<br>This implies that the trigger<br>system may not trigger reliably if<br>the input has an amplitude less<br>than $\pm 10\%$ of full scale input<br>range selected |
| Trigger level accuracy     | ±5%, typical, of full scale input<br>range of the selected trigger<br>source                                                                                                                             |
| Bandwidth                  | 65 MHz                                                                                                                                                                                                   |
| Trigger Delay              | Software selectable from 0 to 9,999,999 sampling clock cycles                                                                                                                                            |
| Trigger Timeout            | Software selectable with a 10 $\mu s$ resolution. Maximum settable value is 3,600 seconds. Can also be disabled to wait indefinitely for a trigger event                                                 |

## TRIG IN (External Trigger) Input

| Input type                            | Analog or 3.3 V TTL <sup>+</sup> (5 V compliant), software selectable |
|---------------------------------------|-----------------------------------------------------------------------|
| Input coupling                        | DC only                                                               |
| Analog input impedance                | 50 Ω                                                                  |
| Analog bandwidth (-3 dB)              | DC - 65 MHz                                                           |
| Analog input range                    | ±3 V                                                                  |
| Analog DC accuracy                    | $\pm 10\%$ of full scale input                                        |
| Analog input protection               | ±5 V (DC + peak AC without external attenuation)                      |
| TTL <sup>†</sup> input impedance      | 6.73 kΩ ±10%                                                          |
| TTL <sup>+</sup> min. pulse width     | 32 ADC sampling clocks                                                |
| TTL <sup>†</sup> min. pulse amplitude | 2 Volts                                                               |
| TTL <sup>+</sup> input protection     | -0.7 V to + 5.5 V                                                     |

## **TRIG OUT Output (AUX 1)**

| Connector Used  | AUX I/O 1                               |
|-----------------|-----------------------------------------|
| Output Signal   | 5 Volt TTL                              |
| Synchronization | Synchronized to the ADC sampling clock. |

## Auxiliary I/O (AUX 2)

| Signal direction | Input or Output, software<br>selectable. Trigger Output by<br>default |  |
|------------------|-----------------------------------------------------------------------|--|
| Output types:    | Trigger Output<br>Busy Output<br>Software controlled Digital Outpu    |  |
| Input types:     | Trigger Enable,<br>Software readable Digital Input                    |  |
| Output           | 5 1                                                                   |  |
| Amplitude:       | 5 Volt TTL                                                            |  |
| Synchronization: | Synchronized to internal divide-<br>by-16 clock                       |  |
| Input            |                                                                       |  |
| Amplitude:       | 3.3 Volt TTL (5 Volt compliant)                                       |  |

## **Materials Supplied**

ATS9440 PCI Express Card ATS9440 Installation Disk (on USB Flash Drive)

#### **Certification and Compliances**

RoHS 3 (Directive 2015/863/EU) Compliance CE Marking — EC Conformity FCC Part 15 Class A / ICES-003 Class A Compliance

<sup>†</sup>*Triggering with TTL signal is available with hardware version 1.2 and higher.* 

All specifications are subject to change without notice



## **ORDERING INFORMATION**

| ATS9440-128M                                                                        | ATS9440-002 |
|-------------------------------------------------------------------------------------|-------------|
| ATS9440-1G                                                                          | ATS9440-003 |
| ATS9440-2G                                                                          | ATS9440-004 |
| ATS9440: External Clock Upgrade                                                     | ATS9440-005 |
| SyncBoard-9440 2x                                                                   | ATS9440-007 |
| SyncBoard-9440 4x                                                                   | ATS9440-008 |
| ATS9440: Wideband Input Upgrade                                                     | ATS9440-009 |
| ATS9440-128M to 1G Upgrade                                                          | ATS9440-010 |
| ATS9440-128M to 2G Upgrade                                                          | ATS9440-011 |
| ATS9440-1G to 2G Upgrade                                                            | ATS9440-012 |
| ATS9440: SyncBoard 2x-W                                                             | ATS9440-020 |
| ATS9440: SyncBoard 3x-W                                                             | ATS9440-021 |
| ATS9440: SyncBoard 4x-W                                                             | ATS9440-022 |
| ATS9440-128M: One Year Extended Warranty                                            | ATS9440-061 |
| ATS9440-1G: One Year Extended Warranty                                              | ATS9440-062 |
| ATS9440-2G: One Year Extended Warranty                                              | ATS9440-063 |
| Software Development Kit<br>1 Year Subscription                                     | ATS-SDK     |
| (Supports C/C++, Python, MATLAB, and LabVIEW                                        | /)          |
| ATS-GPU-BASE: GPU Streaming Library<br>1 Year Subscription                          | ATSGPU-001  |
| ATS-GPU-OCT: Signal Processing Library<br>1 Year Subscription (requires ATSGPU-001) | ATSGPU-101  |
| ATS-GMA-BASE: GPU Streaming Library<br>1 Year Subscription                          | ATSGMA-001  |
| ATS-GMA-OCT: Signal Processing Library<br>1 Year Subscription (requires ATSGMA-001) | ATSGMA-101  |

## Manufactured By:

Alazar Technologies, Inc.

6600 TRANS-CANADA HIGHWAY, SUITE 310 POINTE-CLAIRE, QC, CANADA H9R 4S2

TOLL FREE: 1-877-7-ALAZAR OR 1-877-725-2927 TEL: (514) 426-4899 FAX: (514) 426-2723

E-MAIL: sales@alazartech.com



## **DATASHEET REVISION HISTORY**

| DATASHEET REVISION HISTORY                                                                                                                                    |                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Changes from version 1.4C (Sept 2018) to version 1.4D<br>Updated Sanctions List URL<br>Updated Trademark information                                          | Section, Page<br>Export Control Classification, pg. 7<br>pg. 7 |
| Changes from version 1.4B (Jan 2018) to version 1.4C                                                                                                          | Section, Page                                                  |
| Updated RoHS Compliance to RoHS 3                                                                                                                             | Global change                                                  |
| Clarified Operating System Support                                                                                                                            | Feature Table, pg. 1                                           |
| Correction of trigger engines: changed to J and K (instead of X and Y)                                                                                        | Triggering, pg. 4                                              |
| Specified that External Trigger Input 3.3 V TTL input is 5 V-compliant                                                                                        | External Trigger Input, pg. 4                                  |
| Added AUX connector configurations for AUX 1 and AUX 2                                                                                                        | AUX Connectors, pg. 5                                          |
| Added information on ATS-SDK license                                                                                                                          | Software Development Kits, pg. 6                               |
| Specified 64-bit version for Windows and Linux support                                                                                                        | ATS-GPU, pg. 6                                                 |
| Added ATS-GMA section                                                                                                                                         | ATS-GMA, pg. 6                                                 |
| Added list of supported Microsoft Windows versions                                                                                                            | Support for Windows, pg. 6                                     |
| Added Trademark information                                                                                                                                   | pg. 7                                                          |
| Added missing AUX IO                                                                                                                                          | I/O Connectors, pg. 8                                          |
| Corrected Minimum Sample Rates and removed Bandwidth Flatness                                                                                                 | Acquisition System, pg. 8                                      |
| Added Acquisition Memory System section                                                                                                                       | Acquisition Memory System, pg. 8                               |
| Added Maximum Amplitude: 2 V <sub>p-p</sub>                                                                                                                   | Optional ECLK (External Clock) Input, pg. 8                    |
| Added "PLL" to section name for clarity, corrected Input Frequency<br>tolerance, and added Max. and Min. Frequencies                                          | Optional 10 MHz Reference PLL Input, pg. 9                     |
| Corrected Trigger Engine Combination                                                                                                                          | Triggering System, pg. 9                                       |
| Clarified specs by providing separate specifications for Analog and TTL input,<br>Added TTL min. pulse width, TTL min. pulse amplitude, and TTL input protect |                                                                |
| Edited TRIG OUT Output section title to include (AUX 1)                                                                                                       | TRIG OUT Output (AUX 1), pg. 9                                 |
| Added Auxiliary I/O (AUX 2) section                                                                                                                           | Auxiliary I/O (AUX 2), pg. 9                                   |
| Added subscription length for ATS-SDK, ATSGPU-001, ATSGPU-101<br>Added products ATSGMA-001, ATSGMA-101                                                        | Ordering Information, pg. 10                                   |
| Changes from version 1.44 (Oct 2017) to version 1.4P                                                                                                          | Section Page                                                   |

## Changes from version 1.4A (Oct 2017) to version 1.4B

Updated ATS9440 image Added note about NPT Footers Added CNRC as calibration standard Added -BASE and -OCT to ATS-GPU description for clarity Corrected size of card Updated email address

#### Changes from version 1.4 (Sept 2017) to version 1.4A

Added bandwidth for optional Wideband Upgrade Added Wideband Input section Added Bandwidth with Wideband Upgrade Updated description for product ATSGPU-001 & ATSGPU-101

## Changes from version 1.2 (Nov 2013) to version 1.4

Added Python to list of SDK supported languages, and Support for Windows & Linux Added Python & LabVIEW to list of supported languages for ATS-SDK, removed ATS-VI Specified that input impedance of all channels is fixed at 50  $\Omega$ Added 2-slot-spacing SyncBoards (-W models) Updated TTL External Trigger Input Impedance to 6.73 k $\Omega$ 

## Section, Page

- (Introduction), pg. 1
- No Pre-Trigger (NPT) AutoDMA, pg. 3
  - Calibration, pg. 6
  - ATS-GPU, pg. 6
  - Physical, pg. 8
  - Manufactured By, pg. 9

## Section, Page

- Feature Table, pg. 1
- Wideband Input Upgrade, pg. 6
  - Acquisition System, pg. 8
- Ordering Information System, pg. 9

#### Section, Page

- Features, pg. 1
- Overview, pg. 1
- Analog Input, pg. 2
- Master/Slave Systems, pg. 4
- External Trigger Input, pg. 5



## **DATASHEET REVISION HISTORY**

| Changes from version 1.2 (Nov 2013) to version 1.4 (Continue                                                           | ed) Section,                      | Pag | je |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----|----|
| Modified AlazarDSO description                                                                                         | AlazarDSO Software,               | pg. | 6  |
| Updated ATS-SDK description: added Python, removed ATS-VI                                                              | Software Development Kits,        | pg. | 6  |
| Added section on ATS-GPU                                                                                               | ATS-GPU,                          | pg. | 6  |
| Replaced section ATS-Linux with Linux Support; now includes download link & upd                                        | ated description Linux Support,   | pg. | 6  |
| Added Export Control Classification information                                                                        | Export Control Classification,    | pg. | 6  |
| Added section on RoHS compliance                                                                                       | RoHS Compliance,                  | pg. | 6  |
| Added section on EC Conformity                                                                                         | EC Conformity,                    | pg. | 7  |
| Added section on FCC & ICES-003 Compliance                                                                             | FCC & ICES-003 Compliance,        | pg. | 7  |
| Updated External Trigger Input Impedance for TTL input to 6.73 k $\Omega$ ±10%                                         | TRIG IN (External Trigger) Input, | pg. | 9  |
| Updated list of Certification and Compliances                                                                          | Certification and Compliances,    | pg. | 9  |
| Replaced product ATS9440-SDK with ATS-SDK                                                                              | Ordering Information,             | pg. | 9  |
| Removed products ATS9440-VI (ATS-SDK now supports LabVIEW), ATS9440-LIN                                                | Ordering Information,             | pg. | 9  |
| Added products ATS9440-020, ATS9440-021, ATS9440-022, ATS9440-061,<br>ATS9440-062, ATS9440-063, ATSGPU-001, ATSGPU-101 | Ordering Information,             | pg. | 9  |