

- 2 channels sampled at 12-bit resolution
- 50 MS/s simultaneous real-time sampling rate on each input
- Up to 8 Million samples of on-board acquisition memory per channel
- ±40 mV to ±20 V input range
- Asynchronous DMA device driver
- AlazarDSO<sup>®</sup> Oscilloscope Software
- Software Development Kit supports C/C++, C#, Python, MATLAB<sup>®</sup>, LabVIEW<sup>®</sup>
- Support for Windows<sup>®</sup> & Linux<sup>®</sup>



| Product | Bus              | Operating<br>System                        | Channels | Max. Sample<br>Rate | Bandwidth | Memory Per<br>Channel | Resolution |
|---------|------------------|--------------------------------------------|----------|---------------------|-----------|-----------------------|------------|
| ATS9130 | PCIe x1<br>Gen 1 | 32-bit/64-bit<br>Windows &<br>64-bit Linux | 2        | 50 MS/s             | 25 MHz    | 8 Megasamples         | 12 bits    |

# **Overview**

AlazarTech ATS<sup>®</sup>9130 is a dual-channel, 12-bit, 50 MS/s waveform digitizer card capable of storing up to 8 Million samples per channel of acquired data in its on-board memory or streaming acquired data to PC memory. ATS9130 is a single-lane PCI Express (PCIe x1) Gen 1 card, which supports up to 200 MB/s bus throughput.

Users can capture data from one trigger or a burst of triggers. Users can also stream very large datasets continuously to motherboard memory or hard disk.

ATS9130 PCI Express digitizers are an ideal solution for cost sensitive OEM applications that require a digitizer to be embedded into the customer's equipment.

ATS9130 is supplied with AlazarDSO oscilloscope software that lets the user get started immediately without having to write any software.

Users who need to integrate the ATS9130 in their own program can purchase a software development kit, ATS-SDK, for C/C++, C#, Python, MATLAB, and LabVIEW for both Windows and Linux operating system.

All of this advanced functionality is packaged in a low-power, half-length PCI Express card.

# **Applications**

Ultrasonic & Eddy Current NDT/NDE Motor Winding Testing Radar/RF Signal Recording & Analysis High-Resolution Oscilloscope Lidar Spectroscopy Multi-Channel Transient Recording



www.alazartech.com



## **PCI Express Bus Interface**

ATS9130 interfaces to the host computer using a 1-lane PCI Express bus, operating at 2.5 Gbps.

According to PCIe specification, a 1-lane board can be plugged into any PCIe slot. ATS9130 requires at least one free slot on the motherboard. Electrically, ATS9130 is compatible with Gen 1, Gen 2, and Gen 3 slots.

The physical and logical PCIe x1 interface is provided by an on-board FPGA, which also integrates acquisition control functions, memory management functions and acquisition datapath. This very high degree of integration maximizes product reliability.

The AlazarTech  $^{\rm \otimes}$  200 MB/s benchmark was done using an ASUS  $^{\rm \otimes}$  X299-A motherboard.

The same performance can be expected from virtually all other motherboards.

## **Analog Input**

An ATS9130 features two analog input channels with extensive functionality. Each channel has 25 MHz of full power analog input bandwidth. With software-selectable attenuation, you can achieve an input voltage range of  $\pm 40$  mV to  $\pm 20$  V.

Software-selectable AC or DC coupling further increases the signal measurement capability. Software-selectable 50  $\Omega$  input impedance makes it easy to interface to high-speed RF signals.

## **Acquisition System**

ATS9130 PCI digitizers use a pair of 50 MS/s, 12bit ADCs to digitize the input signals. The real-time internal sampling rate ranges from 50 MS/s down to 1 KS/s. The two channels are guaranteed to be simultaneous, as they share the exact same clock.

An acquisition can consist of multiple records, with each record being captured as a result of one trigger event. A record can contain both pre-trigger and post-trigger data.

Infinite number of triggers can be captured by ATS9130, when it is operating using dual-port memory.

In between the multiple triggers being captured, the acquisition system is re-armed by the hardware within 256 sampling clock cycles.

This mode of capture, sometimes referred to as Multiple Record, is very useful for capturing data in applications with a very rapid or unpredictable trigger rate. Examples of such applications include medical imaging, ultrasonic testing, OCT and NMR spectroscopy.

## **Recommended Motherboards or PCs**

Many different types of motherboards and PCs have been benchmarked by AlazarTech. The ones that have produced the best throughput results are listed here: www.alazartech.com/images-media/2246-AlazarTechRecommendedMotherboards.pdf.

# **On-Board Acquisition Memory**

ATS9130 provides 8 Million samples per channel of on-board dual-port memory that can be used for signal storage.

Data is acquired into the on-board memory before being transferred to the host PC memory. This transfer is performed using Direct Memory Access (DMA), which uses scatter-gather bus mastering technology.

This on-board dual-port memory allows loss-less data transfer even if the computer is temporarily interrupted by other tasks.

## **Maximum Sustained Transfer Rate**

Virtually all modern motherboards support the specified 200 MB/s throughput.

ATS9130 users can quickly determine the maximum sustained transfer rate for their motherboard by inserting their card in a PCIe slot and running the bus benchmarking tool provided in AlazarDSO for Windows or AlazarFrontPanel for Linux.

# **Traditional AutoDMA**

In order to acquire both pre-trigger and post-trigger data in a dual-ported memory environment, users can use Traditional AutoDMA.



Data is returned to the user in buffers, where each buffer can contain from 1 to 8191 records (triggers). This number is called RecordsPerBuffer.

A BUFFER\_OVERFLOW flag is asserted if more than 512 buffers have been acquired by the acquisition system, but not transferred to host PC memory by the AutoDMA engine.

In other words, a BUFFER\_OVERFLOW can occur if more than 512 triggers occur in very rapid succession, even if all the on-board memory has not been used up.



# No Pre-Trigger (NPT) AutoDMA

Many ultrasonic scanning and medical imaging applications do not need any pre-trigger data: only post-trigger data is sufficient.

NPT AutoDMA is designed specifically for these applications. By only storing post-trigger data and using an FPGA FIFO as temporary storage, data throughput is optimized.



NPT AutoDMA buffers do not include headers. However, users can specify that each record should come with its own footer that contains a 40-bit trigger timestamp. The footer is called NPT Footer.

NPT Footer requires driver version 7.5.2 or higher and firmware version 6.05 or higher.

It should be noted that a BUFFER\_OVERFLOW flag is asserted if the FPGA FIFO overflows.

This is the recommended mode of operation for most ultrasonic scanning, OCT and medical imaging applications.

It is possible to acquire up to 4096 points of pretrigger data even in NPT mode.

## **Continuous AutoDMA**

Continuous AutoDMA is also known as the data streaming mode.

In this mode, data starts streaming across the PCIe bus as soon as the ATS9130 is armed for acquisition. It is important to note that triggering is disabled in this mode.



Continuous AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.

A BUFFER\_OVERFLOW flag is asserted if the FPGA FIFO overflows.

The amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Continuous AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow. This is the recommended mode for very long signal recording.

## **Triggered Streaming AutoDMA**

Triggered Streaming AutoDMA is virtually the same as Continuous mode, except the data transfer across the bus is held off until a trigger event has been detected.



Triggered Streaming AutoDMA buffers do not include headers, so it is not possible to get trigger time-stamps.

A BUFFER\_OVERFLOW flag is asserted if the FPGA FIFO overflows.

As in Continuous mode, the amount of data to be captured is controlled by counting the number of buffers acquired. Acquisition is stopped by an AbortCapture command.

Triggered Streaming AutoDMA can easily acquire data to PC host memory at the maximum sustained transfer rate of the motherboard without causing an overflow.

## **Asynchronous DMA Driver**

The various AutoDMA schemes discussed above provide hardware support for optimal data transfer. However, a corresponding high-performance software mechanism is also required to make sure sustained data transfer can be achieved.

This proprietary software mechanism is called Async DMA (short for Asynchronous DMA).

A number of data buffers are posted by the application software. Once a data buffer is filled, i.e. a DMA has been completed, ATS9130 hardware generates an interrupt, causing an event message to be sent to the application so it can start consuming data. Once the data has been consumed, the application can post the data buffer back on the queue. This can go on indefinitely.

One of the great advantages of Async DMA is that almost 95% of CPU cycles are available for data processing, as all DMA arming is done on an event-driven basis.



# Triggering

The ATS9130 is equipped with sophisticated analog and digital triggering options, such as programmable trigger thresholds and slope on any of the input channels or the External Trigger input.

While most oscilloscopes offer only one trigger engine, ATS9130 offers two trigger engines (called Engines J and K). This allows the user to combine the two engines using a logical OR operand.

The user can specify the number of records to capture in an acquisition, the length of each record and the amount of pre-trigger data.

A programmable trigger delay can also be set by the user. This is very useful for capturing the signal of interest in a pulse-echo application, such as ultrasound, radar, lidar etc.

# **External Trigger Input**

ATS9130 external trigger input (TRIG IN) can be set as an analog input with  $\pm 2.5$  V full scale input range and 50  $\Omega$  input impedance, or a 3.3 V TTL input.

When TTL input is selected, the input impedance increases to approximately 6 k $\Omega$ , making it easier to drive the TRIG IN input from high-output impedance sources.

# **Trigger Time Stamp**

A 40-bit time stamp counter comes standard with the ATS9130. By default, this counter is initialized to a zero value when an acquisition session is started and increments once for every sample captured, thus providing a 1-clock timing accuracy. At 50 MS/s sample rate, this counter will not roll over for well over 6 hours.

This allows the user to find out the timing of each trigger in a multiple record acquisition relative to the start of the acquisition.

It is also possible to configure the timestamp counter to reset for the first acquisition only and never again, until a software reset is issued. This feature enables users to obtain precise timing information about multiple acquisitions.

# **Optional External Clock**

While the ATS9130 features a 10 MHz TCXO as the source of the timebase system, there may be occasions when digitizing has to be synchronized to an external clock source.

ATS9130 External Clock option (order number ATS9130-005) provides an SMA input for an external clock signal with a frequency between 50 MHz and 1 MHz.

Users can also set a decimation factor for the external clock. For example, if the user wants to digitize the input signal on every tenth clock edge, this factor can be set to 10. Minimum decimation value is 1 and maximum is 100,000.

There are two types of External Clock supported by ATS9130. These are described below.

### **Fast External Clock**

A new sample is taken by the on-board ADCs for each rising (or falling) edge of this External Clock signal.

In order to satisfy the clocking requirements of the ADC chips being used, Fast External Clock frequency must always be higher than 1 MHz and lower than 50 MHz.

## **10 MHz Reference Clock**

It is possible to generate the sampling clock based on an external 10 MHz reference input. This is useful for RF systems that use a common 10 MHz reference clock.

ATS9130 uses an on-FPGA low-jitter PLL to generate the 50 MHz clock used by the ADC.

## **AUX Connector**

ATS9130 provides an AUX (Auxiliary) BNC connector that is configured as a Trigger Output connector by default.

When configured as a Trigger Output, AUX BNC connector outputs a 5 Volt TTL signal synchronous to the ATS9130 Trigger signal, allowing users to synchronize their test systems to the ATS9130 Trigger. Note that the Trigger output is synchronized to a divide-by-8 clock (dual channel mode) or divide-by-16 clock (single channel mode).

When combined with the Trigger Delay feature of the ATS9130, this option is ideal for ultrasonic and other pulse-echo imaging applications.

AUX connector can also be used as a Trigger Enable Input and programmable Clock Output.

## Calibration

Every ATS9130 digitizer is factory calibrated for gain and offset accuracy to NIST- or CNRC-traceable standards, using an oscilloscope calibrator. To recalibrate an ATS9130, the digitizer must be shipped back to the factory.

## **RoHS Compliance**

ATS9130 units are fully RoHS compliant, as defined by Directive 2015/863/EU (RoHS 3) of the European Parliament and of the Council of 31 March 2015 on the restriction of the use of certain hazardous substances in electrical and electronic equipment.

All manufacturing is done using RoHS-compliant components and lead-free soldering.

## **AlazarDSO Software**

ATS9130 is supplied with the powerful AlazarDSO software that allows the user to setup the acquisition hardware and capture, display and archive the signals.



The Stream-To-Memory command in AlazarDSO allows users to stream a large dataset to motherboard memory.

AlazarDSO software also includes powerful tools for benchmarking the computer bus and disk drive.

## Software Development Kits

AlazarTech provides easy-to-use software development kits for customers who want to integrate the ATS9130 into their own software.

A Windows and Linux compatible software development kit, called ATS-SDK, includes headers, libraries and source code sample programs written in C/C++, C#, Python, MATLAB, and LabVIEW. These programs can fully control the ATS9130 and acquire data in user buffers.

The purchase of an ATS-SDK licence includes a subscription that provides the following benefits for a period of 12 months from the date of purchase:

- Download ATS-SDK updates from the AlazarTech website;
- Receive technical support on ATS-SDK.

Customers who want to receive technical support and download new releases beyond this 12 month period should purchase extended support and maintenance (order number ATS-SDK-1YR).

# **ATS-GPU**

ATS-GPU is a software library developed by AlazarTech to allow users to do real-time data transfer from ATS9130 to a CUDA<sup>®</sup>-enabled GPU card at full bus speed.

Interfacing waveform digitizers to GPUs involves creating a software mechanism to move data from one to the other and back to user buffers. The standard techniques used most often can get the job done, but feature very low data throughput due to software overheads.

AlazarTech designed ATS-GPU to eliminate this software bottleneck so that data can be moved from AlazarTech digitizers to GPUs and from GPUs to user buffers at full PCIe bus speeds. Once the data is available in GPU memory, many types of digital signal processing (DSP) can be done on this data at near-hardware speeds.

ATS-GPU-BASE is supplied with an example user application in source code. The application includes GPU kernels that use ATS-GPU to receive data, do very simple signal processing (data inversion), and copy the processed (inverted) data back to a user buffer. All this is done at the highest possible data transfer rate.

Programmers can replace the data inversion code with application-specific signal processing kernels to develop custom applications.

ATS-GPU-OCT is the optional OCT Signal Processing library for ATS-GPU. It contains floating-point FFT

routines that have also been optimized to provide the maximum number of FFTs per second. Kernel code running on the GPU can do zero-padding, apply a windowing function, do a floating-point FFT, calculate the amplitude and convert the result to a log scale. It is also possible to output phase information.

ATS-GPU-NUFFT is an extension of ATS-GPU-OCT that allows non-uniform FFTs to be performed on data acquired uniformly in time domain using a fixed sampling rate. For SS-OCTs where the wave-length does not vary linearly in time, a fixed sampling rate results in data that is non-uniformly dis-tributed in frequency domain. ATS-GPU-NUFFT allows linearized FFTs to be performed on such data.

ATS-GPU supports 64-bit Windows and 64-bit Linux for CUDA<sup>®</sup>-based development.

## **Support for Windows**

Windows support for ATS9130 includes Windows 10, Windows 8.x, Windows 7 SP1 with security update KB3033929 (SHA-2 Code Signing Support), Windows Server 2012, Windows Server 2010, and Windows Server 2008 R2.

Microsoft support for Windows 7 and Windows Server 2008 R2 ended on January 14, 2020. As such, AlazarTech ceased development on Windows 7 and Windows Server 2008 R2 as of this date. We will continue to support customers using Windows 7 and Windows Server 2008 R2 until December 31, 2020. After this date, no support will be provided.

Due due to lack of demand and due to the fact that Microsoft no longer supports these operating systems, AlazarTech no longer supports Windows XP, Windows Vista, and Windows Server 2008.

## **Linux Support**

AlazarTech offers Dynamic Kernel Module Support (DKMS) drivers for the following Linux distributions: Ubuntu, Debian, and RHEL<sup>®</sup>.

AlazarTech DKMS drivers may work for other Linux distributions but they have not been tested and technical support may be limited.

Users can download the DKMS driver for their specific distribution by choosing from the available drivers here:

ftp://release@ftp.alazartech.com/outgoing/linux

A GUI application called AlazarFrontPanel that allows simple data acquisition and display is also provided.

ATS-SDK includes source code example programs for Linux, which demonstrate how to acquire data programmatically using a C compiler.

Based on a minimum annual business commitment, the Linux driver source code licence (order number



ATS9130-LINUX) may be granted to qualified OEM customers for a fee. For release of driver source code, a Non-Disclosure Agreement must be executed between the customer's organization and AlazarTech.

All such source code disclosures are made on an as-is basis with limited support from the factory.

## **Extended Warranty**

The purchase of an ATS9130 includes a standard one (1) year parts and labor warranty. Customers may extend their warranty by ordering an Extended Warranty (order number ATS9130-061).

This must be purchased before expiration of the standard warranty (or before expiration of an Extended Warranty). Extended Warranties can only be purchased while there is a valid warranty in place.

AlazarTech reserves the right to limit the number of warranty extensions for any product.

Get your warranty end date by registering your product at: <a href="http://www.alazartech.com/en/my-account/my-products/">www.alazartech.com/en/my-account/my-products/</a>.

## **Export Control Classification**

According to the Export Controls Division of Government of Canada, ATS9130 is currently not controlled for export from Canada. Its export control classification is N8, which is equivalent to ECCN EAR99. ATS9130 can be shipped freely outside of Canada, with the exception of countries listed on the <u>Area Control List</u> and <u>Sanctions List</u>. Furthermore, if the end-use of ATS9130, in part or in its entirety, is related to the development or deployment of weapons of mass destruction, AlazarTech is obliged to apply for an export permit.

## **EC Conformity**

ATS9130 conforms to the following standards:

#### Electromagnetic Emissions:

CISPR 32:2015 / EN 55032:2015 (Class A): Information Technology Equipment (ITE). Radio disturbance characteristics. Limits and method of measurement: EN 61000-3-2:2014, EN 61000-3-3:2013, EN 61000-6-3.

#### Electromagnetic Immunity:

CISPR 24:2010 / EN 55024:2010:

Information Technology Equipment Immunity characteristics — Limits and methods of measurement: EN 61000-4-2, EN 61000-4-3, EN 61000-4-4, EN 61000-4-5, EN 61000-4-6, EN 61000-4-8, EN 61000-4-11.

## Safety:

IEC 62368-1:2014 / EN 62368-1:2014+A11:2017: Audio/video, information and communication technology equipment - Part 1: Safety requirements.

ATS9130 also follows the provisions of the following directives: 2014/35/EU (Low Voltage Equipment); 2014/30/EU (Electromagnetic Compatibility).

#### FCC & ICES-003 Compliance

ATS9130 has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15, subpart B (2016) of the FCC Rules, and the Canadian Interference-Causing Equipment Standard ICES-003:2016.

 $^{\dagger}$  AlazarDSO, AlazarTech, and AlazarTech ATS are registered trademarks of Alazar Technologies Inc.

MATLAB is a trademark and/or registered trademark of The MathWorks, Inc. LabVIEW is a trademark and/or registered trademark of National Instruments. Windows and Windows Server are trademarks and/or registered trademarks of Microsoft Corporation in the U.S. and/or other countries. Linux is a registered trademark of Linus Torvalds.

ASUS is either a US registered trademark or trademark of ASUSTEK

Computer Inc. in the United States and/or other countries.

RHEL is a registered trademark of Red Hat, Inc. in the United States and other countries.

CUDA, NVIDIA, and Quadro are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and/or other countries. All other trademarks are the property of their respective owners.



## **System Requirements**

Personal computer with at least one free PCIe slot, 16 GB RAM, 100 MB of free hard disk space, SVGA display adaptor and monitor with at least a 1024 x 768 resolution.

#### **Power Requirements**

| +12 V  | 1 A, typical    |
|--------|-----------------|
| +3.3 V | 0.25 A, typical |

#### **Physical**

Size

Weight

Single slot, half length PCI Express card (4.38 inches x 6.5 inches excluding the connectors protruding from the front panel) 142 a

## **I/O Connectors**

CH A, CH B, TRIG IN, AUX I/O FCI K

BNC female connectors SMA female connector

0 to 55 degrees Celsius

-20 to 70 degrees Celsius

5 to 95%, non-condensing

## **Environmental**

Operating temperature Storage temperature Relative humidity

# **Acquisition System**

Resolution

Bandwidth (-3 dB) DC-coupled, 1 M $\Omega$ DC-coupled, 50  $\Omega$ AC-coupled, 1 M $\Omega$ AC-coupled, 50  $\Omega$ Bandwidth flatness: Number of channels Maximum Sample Rate Minimum Sample Rate

Full Scale Input ranges 1 M $\Omega$  input impedance:

50  $\Omega$  input impedance:

12 hits Data is returned as MSB-justified 16-bit unsigned integers

DC - 25 MHz DC - 25 MHz 10 Hz - 25 MHz 100 kHz - 25 MHz ± 3 dB 2, simultaneously sampled

50 MS/s single shot

1 KS/s single shot for internal clocking

±40 mV, ±50 mV, ±80 mV, ±100 mV, ±200 mV, ±400 mV, ±500 mV, ±800 mV, ±1 V, ±2 V,  $\pm 4$  V,  $\pm 5$  V,  $\pm 8$  V,  $\pm 10$  V, and ±20 V, software-selectable

±40 mV, ±50 mV, ±80 mV, ±100 mV, ±200 mV, ±400 mV, ±500 mV, ±800 mV, ±1 V, ±2 V, and  $\pm 4$  V, software-selectable ±2% of full scale in all input ranges AC or DC, software-selectable 50 Ω or

 $1 M\Omega \pm 1\%$  in parallel with 55 pF  $\pm 5$  pF, software-selectable For input ranges  $\geq 2$  V: 53 pF  $\pm 2$  pF For input ranges ≤1 V: 56 pF ±2 pF

# **ATS9130** 50 MS/s I2-Bit PCIe Digitizer

| Input protection            |                                                                                                                                                   |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 ΜΩ                        | $\pm 28$ V (DC + peak AC for CH A,<br>CH B and EXT only without<br>external attenuation)                                                          |
| 50 Ω                        | $\pm$ 4 V (DC + peak AC for CH A,<br>CH B and EXT only without<br>external attenuation)                                                           |
| <b>On-Board Acquisition</b> | n Memory System                                                                                                                                   |
| On-board acq. memory        | 8 M                                                                                                                                               |
| Acquisition Memory/ch       | Up to 8 Million samples per<br>channel                                                                                                            |
| Record Length               | Software-selectable with 32-point resolution, specified in number of sample points. Must be a minimum of 256 points and must be a multiple of 16. |
| Number of Records           | Software-selectable from a<br>minimum of 1 to a maximum of<br>infinite number of records                                                          |
| Pre-trigger depth           |                                                                                                                                                   |
| Single-channel              | 0 to 4080 (software-selectable)<br>with 16-point resolution in NPT<br>mode                                                                        |
| Dual-channel                | 0 to 2040 (software-selectable)<br>with 16-point resolution in NPT<br>mode                                                                        |
| Post-trigger depth          | Record Length - Pre-trigger depth                                                                                                                 |
| Timebase System             |                                                                                                                                                   |
| Timebase options            | Internal Clock or<br>External Clock (Optional)                                                                                                    |
| Internal Sample Rates       | 50 MS/s, 25 MS/s, 10 MS/s, 5 MS/s, 2 MS/s, 1 MS/s, 500 KS/s, 200 KS/s,                                                                            |

100 KS/s, 50 KS/s, 20 KS/s, 10 KS/s, 5 KS/s, 2 KS/s, 1 KS/s ±25 ppm Internal Clock accuracy

## **Dynamic Parameters**

Typical values measured using a randomly selected ATS9130 in  $\pm 1$  V input range, DC coupling and 50  $\Omega$  impedance. Input was provided by an HP8656A signal generator, followed by a 9-pole, 1 MHz band-pass filter. Input frequency was set at 1 MHz and amplitude was 650 mV rms (92% of full scale input).

| SNR   | 60 dB  |
|-------|--------|
| SINAD | 58 dB  |
| THD   | -61 dB |
| SFDR  | -62 dB |
|       |        |

Note that these dynamic parameters may vary from one unit to another, with input frequency and with the full scale input range selected.

# **Optional ECLK (External Clock) Input**

| Signal Level      | 200 mV <sub>P-P</sub> to 2 V <sub>P-P</sub> with a high slew rate, or 3.3 V LVTTL |
|-------------------|-----------------------------------------------------------------------------------|
| Input impedance   | 50 Ω for AC signals<br>10 kΩ for DC                                               |
| Input coupling    | AC                                                                                |
| Maximum frequency | 50 MHz for Fast External Clock                                                    |
| Minimum frequency | 1 MHz for Fast External Clock                                                     |
| Sampling Edge     | Rising                                                                            |
|                   |                                                                                   |

DC accuracy

Input coupling

Input impedance

www.alazartech.com



### **Optional 10 MHz Reference Input**

Signal Level

Input impedance Input Coupling Input frequency Maximum frequency Minimum frequency Sampling Clock Freq.

## slew rate 50 Ω AC 10 MHz ± 0.1 MHz 10.1 MHz 9.9 MHz 50 MHz fixed. Lower sample rates available using decimation

200 mV<sub>P-P</sub> to 2 V<sub>P-P</sub> with a high

## **Triggering System**

| Mode                       | Edge triggering with hysteresis                                                                                                                                                                       |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Comparator Type            | Analog comparators                                                                                                                                                                                    |
| Number of Trigger Engines  | 2                                                                                                                                                                                                     |
| Trigger Engine Combination | Engine J, engine K, J OR K, software selectable                                                                                                                                                       |
| Trigger Engine Source      | CH A, CH B, EXT, Software or<br>None, independently software<br>selectable for each of the two<br>Trigger Engines                                                                                     |
| Hysteresis                 | ±5% of full scale input, typical                                                                                                                                                                      |
| Trigger sensitivity        | $\pm 10\%$ of full scale input range.<br>This implies that the trigger system<br>may not trigger reliably if the input<br>has an amplitude less than $\pm 10\%$<br>of full scale input range selected |
| Trigger level accuracy     | $\pm$ 5%, typical, of full scale input<br>range of the selected trigger<br>source                                                                                                                     |
| Bandwidth                  | 25 MHz                                                                                                                                                                                                |
| Trigger Delay              | Software selectable from 0<br>to 9,999,999 sampling clock<br>cycles. Has to meet alignment<br>requirements (see ATS-SDK User<br>Manual for more information).                                         |
| Trigger Timeout            | Software selectable with a 10 $\mu$ s resolution. Maximum settable value is 3,600 seconds. Can also be disabled to wait indefinitely for a trigger event                                              |

## **TRIG IN (External Trigger) Input**

| Input type                                                                                                                | Analog or 3.3 V TTL, software-selectable                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Input coupling                                                                                                            | DC only                                                                                                                  |
| Analog input impedance<br>Analog bandwidth (-3 dB)<br>Analog input range<br>Analog DC accuracy<br>Analog input protection | 1 M $\Omega$<br>DC - 25 MHz<br>±2.5 V<br>±10% of full scale input<br>±8 V (DC + peak AC without<br>external attenuation) |
| TTL input impedance<br>TTL min. pulse width<br>TTL min. pulse amplitude<br>TTL input protection                           | 10 k $\Omega \pm 10\%$<br>32 ADC sampling clocks<br>2 Volts<br>-0.7 V to + 5.5 V                                         |

# Auxiliary I/O (AUX I/O)

| , , , , , , , , , , , , , , , , , , , , | _, _,                                                                                                                                                     |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal direction                        | Input or Output, software-select-<br>able. Trigger Output by default                                                                                      |
| Output types:                           | Trigger Output,<br>Pacer (programmable clock) Output,<br>Software-controlled Digital Output                                                               |
| Input types:                            | Trigger Enable<br>Software-readable Digital Input                                                                                                         |
| Output                                  |                                                                                                                                                           |
| Amplitude:                              | 5 Volt TTL                                                                                                                                                |
| Synchronization:                        | Synchronized to a clock derived<br>from the ADC sampling clock.<br>Divide-by-4 clock (dual channel<br>mode) or divide-by-8 clock (single<br>channel mode) |
| Input                                   |                                                                                                                                                           |
| Amplitude:<br>Input coupling:           | 3.3 Volt TTL (5 Volt compliant)<br>DC                                                                                                                     |
|                                         |                                                                                                                                                           |

# Materials Supplied

ATS9130 PCIe Card ATS9130 Installation Disk (on USB Flash Drive)

# **Certification and Compliances**

RoHS 3 (Directive 2015/863/EU) Compliance CE Marking — EC Conformity FCC Part 15 Class A / ICES-003 Class A Compliance

All specifications are subject to change without notice

# **ORDERING INFORMATION**

| ATS9130                                                                                                   | ATS9130-001          |
|-----------------------------------------------------------------------------------------------------------|----------------------|
| ATS9130: External Clock Upgrade                                                                           | ATS9130-005          |
| ATS9130: One Year Extended Warranty                                                                       | ATS9130-061          |
| Software Development Kit<br>Licence + 1 Year Subscription<br>(Supports C/C++, Python, MATLAB, and LabVIEV | ATS-SDK<br>V)        |
| ATS-GPU-BASE: GPU Streaming Library<br>Licence + 1 Year Subscription                                      | ATSGPU-001           |
| ATS-GPU-OCT: Signal Processing Library<br>Licence + 1 Year Subscription (requires ATSGPU                  | ATSGPU-101<br>J-001) |
| ATS-GPU-NUFFT: ATS-GPU-OCT Extension                                                                      | ATSGPU-201           |

for fixed-frequency sampled data Licence + 1 Year Subscription (requires ATSGPU-001 & ATSGPU-101)

# Manufactured By:

#### Alazar Technologies Inc.

6600 TRANS-CANADA HIGHWAY, SUITE 310 POINTE-CLAIRE, QC, CANADA H9R 4S2

TOLL FREE: 1-877-7-ALAZAR TEL: (514) 426-4899 FAX: (514) 426-2723

E-MAIL: sales@alazartech.com



|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                             | _ |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | DATASHEET REVISION HISTORY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                             |   |
| ſ | Changes from version 1.1C (Jan 2020) to version 1.1D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Section, Page                                                                                                                                                                                                               |   |
|   | Added NPT Footer support as well as the minimum required driver and firmware<br>Removed note about DMA not being started until RecordsPerBuffer number of<br>records (triggers) have been acquired. This is not the case for ATS9130.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                             |   |
|   | Removed 5 V-compliant from 3.3 V TTL input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | External Trigger Input, pg. 4                                                                                                                                                                                               |   |
|   | Updated section ATS-GPU and added paragraph on ATS-GPU-NUFFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ATS-GPU, pg. 5                                                                                                                                                                                                              |   |
|   | Updated Linux Support (RHEL) and added new DKMS drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Linux Support, pg. 5                                                                                                                                                                                                        |   |
|   | Updated product registration URL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Extended Warranty, pg. 6                                                                                                                                                                                                    |   |
|   | Updated standards and directives                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | EC Conformity, pg. 6                                                                                                                                                                                                        |   |
|   | Updated year of FCC and ICES-003 standards                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | FCC & ICES-003 Compliance, pg. 6                                                                                                                                                                                            |   |
|   | Corrected TRIG IN Input type: removed (5 V compliant)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TRIG IN (External Trigger) Input, pg. 8                                                                                                                                                                                     | i |
|   | Added Auxiliary I/O input coupling (DC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Auxiliary I/O (AUX I/O), pg. 8                                                                                                                                                                                              | i |
|   | Updated software descriptions and added order number for ATS-GPU-NUFFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ordering Information, pg. 8                                                                                                                                                                                                 | i |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                             |   |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                             |   |
|   | Changes from version 1.1B (May 2019) to version 1.1C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Section, Page                                                                                                                                                                                                               |   |
|   | Changes from version 1.1B (May 2019) to version 1.1C<br>Changed Sampling Rate column to Max. Sample Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Section, Page<br>Feature Table, pg. 1                                                                                                                                                                                       |   |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                             |   |
|   | Changed Sampling Rate column to Max. Sample Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Feature Table, pg. 1                                                                                                                                                                                                        | - |
|   | Changed Sampling Rate column to Max. Sample Rate<br>Added external clock upgrade order number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Feature Table, pg. 1<br>Optional External Clock, pg. 4                                                                                                                                                                      |   |
|   | Changed <i>Sampling Rate</i> column to <i>Max. Sample Rate</i><br>Added external clock upgrade order number<br>Removed qualified metrology lab as option for recalibrating ATS9130<br>Specified Windows 7 version support, re-ordered list of operating systems, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Feature Table, pg. 1<br>Optional External Clock, pg. 4<br>Calibration, pg. 4                                                                                                                                                | - |
|   | Changed Sampling Rate column to Max. Sample Rate<br>Added external clock upgrade order number<br>Removed qualified metrology lab as option for recalibrating ATS9130<br>Specified Windows 7 version support, re-ordered list of operating systems, and<br>added end-of-support notice for Windows 7 and Windows Server 2008 R2                                                                                                                                                                                                                                                                                                                                                                                                                                 | Feature Table, pg. 1<br>Optional External Clock, pg. 4<br>Calibration, pg. 4<br>Support for Windows, pg. 5                                                                                                                  |   |
|   | <ul> <li>Changed Sampling Rate column to Max. Sample Rate</li> <li>Added external clock upgrade order number</li> <li>Removed qualified metrology lab as option for recalibrating ATS9130</li> <li>Specified Windows 7 version support, re-ordered list of operating systems, and added end-of-support notice for Windows 7 and Windows Server 2008 R2</li> <li>Specified Linux distributions: CentOS, Debian, and Ubuntu</li> <li>Changed signal level from "±200 mV sine wave or 3.3 V TTL" to "200 mV<sub>P-P</sub> to 2 V<sub>P-P</sub> with a high slew rate, or 3.3 V TTL"</li> </ul>                                                                                                                                                                    | Feature Table, pg. 1<br>Optional External Clock, pg. 4<br>Calibration, pg. 4<br>Support for Windows, pg. 5<br>Linux Support, pg. 5                                                                                          |   |
|   | Changed Sampling Rate column to Max. Sample Rate<br>Added external clock upgrade order number<br>Removed qualified metrology lab as option for recalibrating ATS9130<br>Specified Windows 7 version support, re-ordered list of operating systems, and<br>added end-of-support notice for Windows 7 and Windows Server 2008 R2<br>Specified Linux distributions: CentOS, Debian, and Ubuntu<br>Changed signal level from "±200 mV sine wave or 3.3 V TTL" to<br>"200 mV <sub>p-p</sub> to 2 V <sub>p-p</sub> with a high slew rate, or 3.3 V TTL"<br>Removed maximum amplitude, information included in signal level<br>Changed signal level from "±200 mV sine wave or square wave" to                                                                        | Feature Table, pg. 1<br>Optional External Clock, pg. 4<br>Calibration, pg. 4<br>Support for Windows, pg. 5<br>Linux Support, pg. 5<br>Optional ECLK (External Clock) Input, pg. 7                                           |   |
|   | Changed Sampling Rate column to Max. Sample Rate<br>Added external clock upgrade order number<br>Removed qualified metrology lab as option for recalibrating ATS9130<br>Specified Windows 7 version support, re-ordered list of operating systems, and<br>added end-of-support notice for Windows 7 and Windows Server 2008 R2<br>Specified Linux distributions: CentOS, Debian, and Ubuntu<br>Changed signal level from "±200 mV sine wave or 3.3 V TTL" to<br>"200 mV <sub>P-P</sub> to 2 V <sub>P-P</sub> with a high slew rate, or 3.3 V TTL"<br>Removed maximum amplitude, information included in signal level<br>Changed signal level from "±200 mV sine wave or square wave" to<br>"200 mV <sub>P-P</sub> to 2 V <sub>P-P</sub> with a high slew rate" | Feature Table, pg. 1<br>Optional External Clock, pg. 4<br>Calibration, pg. 4<br>Support for Windows, pg. 5<br>Linux Support, pg. 5<br>Optional ECLK (External Clock) Input, pg. 7<br>Optional 10 MHz Reference Input, pg. 8 |   |

| Removed ATS-GMA section as this product is being discontinued |
|---------------------------------------------------------------|
| Added section Extended Warranty                               |
| Updated Trademark information                                 |
| Removed ATS-GMA order numbers (ATSGMA-001, ATSGMA-101)        |

# Changes from version 1.1 (Jan 2019) to version 1.1A

Updated Multiple Record description and pre-trigger data information Removed section *Pre-Trigger Acquisition* (information now included in *Acquisition System*) Corrected on-board memory from FIFO to 8 M dual-port memory Corrected On-board acq. memory from FIFO to 8 M, added Acquisition Memory/ch, and

specified that listed Pre-trigger depth applies to NPT mode

## e

- ATS-GMA, pg. 5
- Extended Warranty, pg. 5
  - pg. 6
- Ordering Information, pg. 8

### Section, Page

- Acquisition System, pg. 2
- Pre-Trigger Acquisition, pg. 2
- On-Board Acquisition Memory, pg. 2
- On-Board Acquisition Memory System, pg. 7